3-D Quasi-Atomistic Model for Line Edge Roughness in Nonplanar MOSFETs

被引:17
|
作者
Oh, Sangheon [1 ]
Shin, Changhwan [1 ]
机构
[1] Univ Seoul, Sch Elect & Comp Engn, Seoul 02504, South Korea
基金
新加坡国家研究基金会;
关键词
Autocorrelation function (ACF); CMOS; FinFET; gate-all-around (GAA) FET; line edge roughness (LER); random variation; IMPACT; FLUCTUATIONS;
D O I
10.1109/TED.2016.2614490
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
As the physical sizes of devices have been scaled down, the negative impact of process-induced random variation on device performance has increased; therefore, there is an urgent demand for advanced simulation methods for variation. In this paper, a 3-D quasi-atomistic simulation methodology for line edge roughness (LER) in nonplanar devices, such as FinFETs and gate-all-around (GAA) FETs, is proposed. In addition, a simple gate oxide layer model is proposed to analyze the impact of LER on device performance while excluding the impact of oxide thickness variation. To verify the importance of the quasi-atomistic 3-D LER model and to compare the LER-induced performance variation in a FinFET to that in a GAA FET, the case studies using the 3-D quasi-atomistic LER model for FinFETs and GAA FETs are performed.
引用
收藏
页码:4617 / 4623
页数:7
相关论文
共 50 条
  • [31] Hierarchical approach to "atomistic" 3-D MOSFET simulation
    Asenov, A
    Brown, AR
    Davies, JH
    Saini, S
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1999, 18 (11) : 1558 - 1565
  • [32] A 3-D CA-based edge operator for 3-D images
    Wongthanavasu, S
    Lursinsap, C
    ICIP: 2004 INTERNATIONAL CONFERENCE ON IMAGE PROCESSING, VOLS 1- 5, 2004, : 235 - 238
  • [33] A competitive edge: 3-D scanning
    Edwards, RA
    MANUFACTURING ENGINEERING, 2004, 133 (02): : 14 - 14
  • [34] Interactions Between Line Edge Roughness and Random Dopant Fluctuation in Nonplanar Field-Effect Transistor Variability
    Leung, Greg
    Chui, Chi On
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2013, 60 (10) : 3277 - 3284
  • [35] Research of Edge-collapse-based 3-D Model Simplification
    Luo, Dan
    Tan, Guoxin
    PROCEEDINGS OF THE 2008 INTERNATIONAL SYMPOSIUM ON COMPUTATIONAL INTELLIGENCE AND DESIGN, VOL 2, 2008, : 75 - 78
  • [36] SITAR - AN EFFICIENT 3-D SIMULATOR FOR OPTIMIZATION OF NONPLANAR TRENCH STRUCTURES
    BERGNER, W
    KIRCHER, R
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1990, 9 (11) : 1184 - 1188
  • [37] Variability Induced by Line Edge Roughness in Double-Gate Dopant-Segregated Schottky MOSFETs
    Yang, Yunxiang
    Yu, Shimeng
    Zeng, Lang
    Du, Gang
    Kang, Jinfeng
    Zhao, Yuning
    Han, Ruqi
    Liu, Xiaoyan
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2011, 10 (02) : 244 - 249
  • [38] Investigation of Nanowire Line-Edge Roughness in Gate-All-Around Silicon Nanowire MOSFETs
    Yu, Tao
    Wang, Runsheng
    Huang, Ru
    Chen, Jiang
    Zhuge, Jing
    Wang, Yangyuan
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2010, 57 (11) : 2864 - 2871
  • [39] 3-D model
    不详
    NUCLEAR PLANT JOURNAL, 2000, 18 (01) : 12 - 12
  • [40] A Unified Quasi-3D Subthreshold Behavior Model for Multiple-Gate MOSFETs
    Liou, Juin J.
    Gao, Hong-Wun
    Wang, Yeong-Her
    Chiang, Te-Kuang
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2018, 17 (04) : 763 - 771