共 50 条
- [1] Substrate noise-aware floorplanning for mixed-signal SOCs [J]. 2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2004, : 445 - 448
- [2] Fast substrate noise-aware floorplanning with preference directed graph for mixed-signal SOCs [J]. ASP-DAC 2006: 11TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, PROCEEDINGS, 2006, : 765 - 770
- [3] Digital block modeling and substrate noise aware floorplanning for mixed signal SOCs [J]. 2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 1935 - 1938
- [4] Fast Substrate Noise Driven Floorplanning for Mixed-Signal Circuits Considering Symmetry Constraints [J]. 2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 2329 - 2332
- [5] Substrate noise optimization in early floorplanning for mixed signal SOCs [J]. IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2004, : 301 - 304
- [6] Voltage Drop Aware Power Pad Assignment and Floorplanning for Multi-voltage SoC Designs [J]. 2013 INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN AND COMPUTER GRAPHICS (CAD/GRAPHICS), 2013, : 87 - 94
- [8] Substrate noise issues in mixed-signal chip designs using spice [J]. INTERNATIONAL CONFERENCE ON ELECTROMAGNETIC COMPATIBILITY, 1997, (445): : 108 - 112
- [9] Noise-aware floorplanning for fast power supply network design [J]. 2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 2028 - +
- [10] A Full Chip Integrated Power and Substrate Noise Analysis Framework for Mixed-Signal SoC Design [J]. PROCEEDINGS OF THE IEEE 2009 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2009, : 219 - +