Fast Substrate Noise Aware Floorplanning for Mixed Signal SOC Designs

被引:1
|
作者
Cho, Minsik [1 ]
Pan, David Z. [1 ]
机构
[1] Univ Texas Austin, Dept Elect & Comp Engn, Austin, TX 78712 USA
关键词
B*-Tree; floorplanning; mixed signal system-on-chip (SOC); physical synthesis; preference directed graph; sequence pair; substrate noise;
D O I
10.1109/TVLSI.2008.2001734
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we introduce a novel substrate noise estimation technique during early floorplanning for mixed signal system-on-chip (SOC), based on block preference directed graph (BPDG). Given a set of analog and digital blocks, BPDG is constructed based on their inherent noise characteristics to capture the preferred relative locations for substrate noise minimization. For each instance of floorplan in sequence pair or B*-tree, we efficiently count the number of violations against BPDG which correlates remarkably well with accurate but computation-intensive substrate noise modeling. Thus, our BPDG-based model can guide fast substrate noise-aware floorplanning and layout optimization for mixed signal SOC. Our experimental results show that the proposed approach is significantly faster than conventional full-blown substrate model-based floorplanning.
引用
收藏
页码:1713 / 1717
页数:5
相关论文
共 50 条
  • [1] Substrate noise-aware floorplanning for mixed-signal SOCs
    Jeske, M
    Blakiewicz, G
    Chrzanowska-Jeske, M
    Wang, B
    [J]. 2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2004, : 445 - 448
  • [2] Fast substrate noise-aware floorplanning with preference directed graph for mixed-signal SOCs
    Cho, Minsik
    Shin, Hongjoong
    Pan, David Z.
    [J]. ASP-DAC 2006: 11TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, PROCEEDINGS, 2006, : 765 - 770
  • [3] Digital block modeling and substrate noise aware floorplanning for mixed signal SOCs
    Kao, William H.
    Dong, Xiaopeng
    [J]. 2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 1935 - 1938
  • [4] Fast Substrate Noise Driven Floorplanning for Mixed-Signal Circuits Considering Symmetry Constraints
    Liu, Jiayi
    Dong, Sheqin
    Hong, Xianlong
    [J]. 2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 2329 - 2332
  • [5] Substrate noise optimization in early floorplanning for mixed signal SOCs
    Blakiewicz, G
    Jeske, M
    Chrzanowska-Jeske, M
    [J]. IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2004, : 301 - 304
  • [6] Voltage Drop Aware Power Pad Assignment and Floorplanning for Multi-voltage SoC Designs
    Chu, Zhufei
    Xia, Yinshui
    Wang, Lunyao
    Wang, Jian
    [J]. 2013 INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN AND COMPUTER GRAPHICS (CAD/GRAPHICS), 2013, : 87 - 94
  • [7] Efficient modelling of substrate noise and coupling in mixed-signal SPICE designs
    Singh, R
    Sali, S
    [J]. ELECTRONICS LETTERS, 1997, 33 (07) : 590 - 592
  • [8] Substrate noise issues in mixed-signal chip designs using spice
    Singh, R
    Sali, S
    [J]. INTERNATIONAL CONFERENCE ON ELECTROMAGNETIC COMPATIBILITY, 1997, (445): : 108 - 112
  • [9] Noise-aware floorplanning for fast power supply network design
    Lin, Chang-Tzu
    Kung, Tai-Wei
    Chen, De-Sheng
    Wang, Yi-Wen
    Cheng, Ching-Hwa
    [J]. 2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 2028 - +
  • [10] A Full Chip Integrated Power and Substrate Noise Analysis Framework for Mixed-Signal SoC Design
    Kosaka, Daisuke
    Bando, Yoji
    Yokomizo, Goichi
    Tsuboi, Kunihiko
    Li, Ying Shiun
    Lin, Shen
    Nagata, Makoto
    [J]. PROCEEDINGS OF THE IEEE 2009 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2009, : 219 - +