共 50 条
- [31] Design verification and DFT for an embeddded reconfigurable low-power multiplier in system-on-chip applications 14TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS, 2001, : 230 - 234
- [33] Design of Low Power Multiplier Using CNTFET 2017 7TH IEEE INTERNATIONAL ADVANCE COMPUTING CONFERENCE (IACC), 2017, : 556 - 559
- [34] A hardware reduced multiplier for low power design PROCEEDINGS OF THE SECOND IEEE ASIA PACIFIC CONFERENCE ON ASICS, 2000, : 331 - 334
- [36] Variable-Accuracy Bit-serial Multiplication with Row Bypassing for Ultra Low Power 2017 IEEE NORDIC CIRCUITS AND SYSTEMS CONFERENCE (NORCAS): NORCHIP AND INTERNATIONAL SYMPOSIUM OF SYSTEM-ON-CHIP (SOC), 2017,
- [38] Low power array multiplier design by topology optimization ADVANCED SIGNAL PROCESSING ALGORITHMS, ARCHITECTURES, AND IMPLEMENTATIONS XII, 2002, 4791 : 424 - 435
- [39] Low power design techniques for a Montgomery modular multiplier ISPACS 2005: PROCEEDINGS OF THE 2005 INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATION SYSTEMS, 2005, : 449 - 452
- [40] Low Power Probabilistic Floating Point Multiplier Design 2011 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2011, : 182 - 187