Low Power Reconfigurable Hilbert Transformer Design with Row Bypassing Multiplier on FPGA

被引:0
|
作者
aggarwal, Meenakshi [1 ]
Barsainya, Richa [1 ]
Rawat, Tarun Kumar [1 ]
机构
[1] Netaji Subhas Inst Technol, Div Elect & Commun Engn, New Delhi 110078, India
关键词
FPGA; Hilbert transformer; IIR digital filters; row bypassing; carry save adders; ripple carry adders; FIR; DIFFERENTIATORS;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Reconfigurability and low power have always been the main concern for the efficient filter implementation. This paper introduces two new low power and high speed reconfigurable Hilbert transformer designs. These designs are based on the carry save adder (CSA) and ripple carry adder (RCA) based row bypassing multipliers. The primary power reduction is procured by turning off adders when the multiplier operands are zero. In addition, the proposed Hilbert transformers are implemented with parallel architecture of multipliers to shorten the delay time. The proposed designs can be dynamically reconfigured with arbitrary coefficients that are only limited by their length and word size. These Hilbert transformers have been implemented and tested on Vertex-IV field programmable gate array (FPGA) board. The effectiveness of the proposed design method is presented with an example. The performance of both the designs is evaluated in terms of area (number of slices), speed, i.e., maximum frequency and power consumption. The results depict that the CSA row bypassing multiplier based Hilbert transformer achieves 17% increase in speed and 13% area reduction in comparison with RCA row bypassing multiplier based Hilbert transformer. While the power dissipation of the later transformer is 65% less than the former one.
引用
收藏
页码:581 / 585
页数:5
相关论文
共 50 条
  • [31] Design verification and DFT for an embeddded reconfigurable low-power multiplier in system-on-chip applications
    Margala, M
    Chen, XL
    Xu, J
    Wang, HF
    14TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS, 2001, : 230 - 234
  • [32] Reconfigurable embedded MAC core design for low-power coarse-grain FPGA
    Hong, SJ
    Chin, SS
    ELECTRONICS LETTERS, 2003, 39 (07) : 606 - 608
  • [33] Design of Low Power Multiplier Using CNTFET
    Somineni, Rajendra Prasad
    Jaweed, Shaik Mohammed
    2017 7TH IEEE INTERNATIONAL ADVANCE COMPUTING CONFERENCE (IACC), 2017, : 556 - 559
  • [34] A hardware reduced multiplier for low power design
    Lee, KH
    Rim, CS
    PROCEEDINGS OF THE SECOND IEEE ASIA PACIFIC CONFERENCE ON ASICS, 2000, : 331 - 334
  • [35] Experiments in low power FPGA design
    Sutter, G.
    Boemo, E.
    LATIN AMERICAN APPLIED RESEARCH, 2007, 37 (01) : 99 - 104
  • [36] Variable-Accuracy Bit-serial Multiplication with Row Bypassing for Ultra Low Power
    Lu, Yue
    Kazmierski, Tom J.
    2017 IEEE NORDIC CIRCUITS AND SYSTEMS CONFERENCE (NORCAS): NORCHIP AND INTERNATIONAL SYMPOSIUM OF SYSTEM-ON-CHIP (SOC), 2017,
  • [37] A Low-Power and High-Accuracy Approximate Multiplier With Reconfigurable Truncation
    GU, FANG-Y, I
    LIN, ING-CHAO
    LIN, JIA-WEI
    IEEE ACCESS, 2022, 10 : 60447 - 60458
  • [38] Low power array multiplier design by topology optimization
    Huang, ZJ
    Ercegovac, MD
    ADVANCED SIGNAL PROCESSING ALGORITHMS, ARCHITECTURES, AND IMPLEMENTATIONS XII, 2002, 4791 : 424 - 435
  • [39] Low power design techniques for a Montgomery modular multiplier
    Wang, X
    Noel, P
    Kwasniewski, T
    ISPACS 2005: PROCEEDINGS OF THE 2005 INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATION SYSTEMS, 2005, : 449 - 452
  • [40] Low Power Probabilistic Floating Point Multiplier Design
    Gupta, Aman
    Mandavalli, Satyam
    Mooney, Vincent J.
    Ling, Keck-Voon
    Basu, Arindam
    Johan, Henry
    Tandianus, Budianto
    2011 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2011, : 182 - 187