Design a Novel Memory Network for Processor-in-Memory Architectures

被引:0
|
作者
Chu, Slo-Li [1 ]
Ho, Wen-Chih [1 ]
Chen, Chien-Fang [1 ]
Ceng, Kai-Wei [1 ]
Liu, Ming-Han [1 ]
机构
[1] Chung Yuan Christian Univ, Dept Informat & Comp Engn, Chungli, Taiwan
关键词
Memory Network; Processor-in-Memory Architecture; Multicore Architecture;
D O I
10.1109/SKG.2017.00018
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The growing requirement of data-intensive computing makes the problem of insufficient memory bandwidth more critical. The advantages of multicore architectures and advanced parallel computers are limited. The new kind of architecture, Processor-in-Memory (NM), is developed to solve the above challenge by integrating the computing logics and tiny processors into the DRAM chip. The data processing capability of the memory subsystem can be improved. However, the bandwidth of the conventional interconnection networks can not satisfy the bandwidth consumption of multiple PIM modules. Therefore, a new memory network, MemGrid, is proposed for connecting multiple PIM memory modules and CPUs. The proposed MemGrid network has the capabilities of high scalability and low diameter. The connection topologies of MemGrid network with the corresponding network switch architecture are discussed. The experimental results show that the MemGrid network can achieve better performance than other interconnection networks in variant accessing patterns and configurations.
引用
收藏
页码:56 / 61
页数:6
相关论文
共 50 条
  • [41] Associative Memory Design for the FastTrack Processor (FTK) at ATLAS
    Annovi, A.
    Beccherle, R.
    Beretta, M.
    Bossini, E.
    Crescioli, F.
    Dell'Orso, M.
    Giannetti, P.
    Hoff, J.
    Liu, T.
    Liberali, Y.
    Sacco, I.
    Schoening, A.
    Soltveit, H. K.
    Stabile, A.
    Tripiccione, R.
    Volpi, G.
    2011 IEEE NUCLEAR SCIENCE SYMPOSIUM AND MEDICAL IMAGING CONFERENCE (NSS/MIC), 2011, : 141 - 146
  • [42] Advanced Instruction Set Architectures for reducing program memory usage in a DSP processor
    Simonen, P
    Saastamoinen, I
    Kuulusa, M
    Nurmi, J
    FIRST IEEE INTERNATION WORKSHOP ON ELECTRONIC DESIGN, TEST AND APPLICATIONS, PROCEEDINGS, 2002, : 477 - 479
  • [43] A Quantitative Study of the On-Chip Network and Memory Hierarchy Design for Many-Core Processor
    Wang, Xu
    Gan, Ge
    Manzano, Joseph
    Fan, Dongrui
    Guo, Shuxu
    PROCEEDINGS OF THE 2008 14TH IEEE INTERNATIONAL CONFERENCE ON PARALLEL AND DISTRIBUTED SYSTEMS, 2008, : 689 - +
  • [44] Integrated Memory/Network architectures for cluster-organized, parallel DSP architectures
    Tewksbury, SK
    Gandakota, V
    Devabattini, K
    Adabala, P
    IEEE SYMPOSIUM ON IC/PACKAGE DESIGN INTEGRATION - PROCEEDINGS, 1998, : 21 - 26
  • [45] A Novel Design of Pipeline MDC-FFT Processor Based on Various Memory Access Mechanism
    Yang, Jinjiang
    Zhang, Dongming
    Gong, Yu
    Liu, Bo
    2016 INTERNATIONAL CONFERENCE ON CYBER-ENABLED DISTRIBUTED COMPUTING AND KNOWLEDGE DISCOVERY PROCEEDINGS - CYBERC 2016, 2016, : 62 - 65
  • [46] Efficient use of memory bandwidth to improve network processor throughput
    Hasan, J
    Chandra, S
    Vijaykumar, TN
    30TH ANNUAL INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE, PROCEEDINGS, 2003, : 300 - 311
  • [47] Active Memory Processor for Network-on-Chip-Based Architecture
    Yoo, Junhee
    Yoo, Sungjoo
    Choi, Kiyoung
    IEEE TRANSACTIONS ON COMPUTERS, 2012, 61 (05) : 622 - 635
  • [48] Assertion-based design exploration of DVS in network processor architectures
    Yu, J
    Wu, W
    Chen, X
    Hsieh, H
    Yang, J
    Balarin, F
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2005, : 92 - 97
  • [49] On the Performance of Parallel Neural Network Implementations on Distributed Memory Architectures
    Ganeshamoorthy, K.
    Ranasinghe, D. N.
    CCGRID 2008: EIGHTH IEEE INTERNATIONAL SYMPOSIUM ON CLUSTER COMPUTING AND THE GRID, VOLS 1 AND 2, PROCEEDINGS, 2008, : 90 - 97
  • [50] PERFORMANCE COMPARISONS IN HIERARCHICAL ARCHITECTURES FOR MEMORY NETWORK PATTERN CLASSIFIERS
    FAIRHURST, MC
    MAIA, MAGM
    PATTERN RECOGNITION LETTERS, 1986, 4 (02) : 121 - 124