Design a Novel Memory Network for Processor-in-Memory Architectures

被引:0
|
作者
Chu, Slo-Li [1 ]
Ho, Wen-Chih [1 ]
Chen, Chien-Fang [1 ]
Ceng, Kai-Wei [1 ]
Liu, Ming-Han [1 ]
机构
[1] Chung Yuan Christian Univ, Dept Informat & Comp Engn, Chungli, Taiwan
来源
2017 13TH INTERNATIONAL CONFERENCE ON SEMANTICS, KNOWLEDGE AND GRIDS (SKG 2017) | 2017年
关键词
Memory Network; Processor-in-Memory Architecture; Multicore Architecture;
D O I
10.1109/SKG.2017.00018
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The growing requirement of data-intensive computing makes the problem of insufficient memory bandwidth more critical. The advantages of multicore architectures and advanced parallel computers are limited. The new kind of architecture, Processor-in-Memory (NM), is developed to solve the above challenge by integrating the computing logics and tiny processors into the DRAM chip. The data processing capability of the memory subsystem can be improved. However, the bandwidth of the conventional interconnection networks can not satisfy the bandwidth consumption of multiple PIM modules. Therefore, a new memory network, MemGrid, is proposed for connecting multiple PIM memory modules and CPUs. The proposed MemGrid network has the capabilities of high scalability and low diameter. The connection topologies of MemGrid network with the corresponding network switch architecture are discussed. The experimental results show that the MemGrid network can achieve better performance than other interconnection networks in variant accessing patterns and configurations.
引用
收藏
页码:56 / 61
页数:6
相关论文
共 50 条
  • [21] Supporting concurrent memory access in TCF processor architectures
    Forsell, Martti
    Roivainen, Jussi
    Leppanen, Ville
    Traeff, Jesper Larsson
    MICROPROCESSORS AND MICROSYSTEMS, 2018, 63 : 226 - 236
  • [22] EnVM : Virtual Memory Design for New Memory Architectures
    Roy, Pooja
    Manoharan, Manmohan
    Wong, Weng Fai
    2014 INTERNATIONAL CONFERENCE ON COMPILERS, ARCHITECTURE AND SYNTHESIS FOR EMBEDDED SYSTEMS (CASES), 2014,
  • [23] SAGE: an automatic analyzing system for a new high-performance SoC architecture - processor-in-memory
    Chu, SL
    Huang, TC
    JOURNAL OF SYSTEMS ARCHITECTURE, 2004, 50 (01) : 1 - 15
  • [24] NEURAL NETWORK ARCHITECTURES FOR ASSOCIATIVE MEMORY
    TARASSENKO, L
    SEIFERT, BG
    TOMBS, JN
    REYNOLDS, JH
    MURRAY, AF
    FIRST IEE INTERNATIONAL CONFERENCE ON ARTIFICIAL NEURAL NETWORKS, 1989, : 17 - 22
  • [25] An efficient data-distribution mechanism in a Processor-in-Memory (PIM) architecture applied to motion estimation
    Kang, Jung-Yup
    Gupta, Sandeep
    Gaudiot, Jean-Luc
    IEEE TRANSACTIONS ON COMPUTERS, 2008, 57 (03) : 375 - 388
  • [26] Main-Memory Hash Joins on Modern Processor Architectures
    Balkesen, Cagri
    Teubner, Jens
    Alonso, Gustavo
    Oezsu, M. Tamer
    IEEE TRANSACTIONS ON KNOWLEDGE AND DATA ENGINEERING, 2015, 27 (07) : 1754 - 1766
  • [27] Resource estimation for parallel architectures with distributed processor/memory nodes
    Thornton, M.
    Andrews, D.L.
    Journal of Computing and Information Technology, 1998, 6 (04): : 359 - 371
  • [28] Design and Application of Resistive Switching Devices for Novel Computing/Memory Architectures
    Kang, Jinfeng
    Huang, Peng
    Li, Haitong
    Gao, Bin
    Zhao, Yudi
    Han, Runze
    Zhou, Zheng
    Chen, Zhe
    Liu, Chen
    Liu, Lifeng
    Liu, Xiaoyan
    2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 190 - 193
  • [29] 10.76 TOPS/W CNN Algorithm Circuit using Processor-In-Memory with 8T-SRAM
    Park, Kyung Do
    Kim, Dong Gyun
    Pu, Young Gun
    Lee, Kang-Yoon
    2021 IEEE INTERNATIONAL CONFERENCE ON BIG DATA AND SMART COMPUTING (BIGCOMP 2021), 2021, : 330 - 333
  • [30] Design of a novel real-shared memory module for high performance parallel processor system with shared memory
    Liu, Z
    Shim, J
    Kurino, H
    Koyanagi, M
    18TH INTERNATIONAL CONFERENCE ON ADVANCED INFORMATION NETWORKING AND APPLICATIONS, VOL 2 (REGULAR PAPERS), PROCEEDINGS, 2004, : 241 - 244