Design of IIR Digital Lattice Filter Structure using Hierarchical Folding

被引:0
|
作者
Lende, Puja [1 ]
机构
[1] YC Coll Engn, Nagpur, Maharashtra, India
来源
2017 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP) | 2017年
关键词
Folding; hierarchical folding; retiming; iterative data flow graphs (DFGs); ARCHITECTURES;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
By using folding transformation we can determine the control circuits in digital signal processing (DSP) architectures where multiple algorithm operations are time multiplexed or folded to a single functional unit. In this paper we are focusing on reduced area, less power consumption and increased the speed of the circuit. In DSP architecture it is important to minimize silicon area so we apply folding on digital filters. The hierarchical folding transformation performs folding or synthesis only on one substructure and then completes the folding process by changing the number of switching instances and delays in the folded structure. Analytical and experimental results shows that it reduces the area and increase run time in folded architecture and hierarchical folding than original structure.
引用
收藏
页码:1611 / 1614
页数:4
相关论文
共 50 条
  • [41] Novel Design of Fractional Delay Filter using Lattice Wave Digital Filter
    Barsainya, Richa
    Rawat, Tarun Kumar
    Bansal, Shivani
    Majhi, Arnesh
    PROCEEDINGS OF THE FIRST IEEE INTERNATIONAL CONFERENCE ON POWER ELECTRONICS, INTELLIGENT CONTROL AND ENERGY SYSTEMS (ICPEICES 2016), 2016,
  • [42] Minimax design of stable IIR digital filter using iterative linear programming method
    Tseng, CC
    Lee, SL
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL IV: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 89 - 92
  • [43] Design of digital IIR filter with low quantization error using hybrid optimization technique
    N. Agrawal
    A. Kumar
    Varun Bajaj
    Soft Computing, 2018, 22 : 2953 - 2971
  • [44] Design of Digital IIR Filter with Conflicting Objectives Using Hybrid Predator–Prey Optimization
    D. S. Sidhu
    J. S. Dhillon
    Circuits, Systems, and Signal Processing, 2018, 37 : 2117 - 2141
  • [45] Digital IIR filter design using multi-objective optimization evolutionary algorithm
    Wang, Yu
    Li, Bin
    Chen, Yunbi
    APPLIED SOFT COMPUTING, 2011, 11 (02) : 1851 - 1857
  • [46] On the Design and Optimization of Digital IIR Filter using Oppositional Artificial Bee Colony Algorithm
    Dhaliwal, Kamalpreet Kaur
    Dhillon, Jaspreet Singh
    2016 IEEE STUDENTS' CONFERENCE ON ELECTRICAL, ELECTRONICS AND COMPUTER SCIENCE (SCEECS), 2016,
  • [47] Design of IIR Digital Filter using Modified Chaotic Orthogonal Imperialist Competitive Algorithm
    Sharifi, M.
    Mojallali, H.
    INTERNATIONAL JOURNAL OF ENGINEERING, 2014, 27 (07): : 1033 - 1040
  • [48] On the Design of an Energy Efficient Digital IIR A-Weighting Filter Using Approximate Multiplication
    Pilipovic, Ratko
    Risojevic, Vladimir
    Bulic, Patricio
    SENSORS, 2021, 21 (03) : 1 - 22
  • [49] Design of digital IIR filter with low quantization error using hybrid optimization technique
    Agrawal, N.
    Kumar, A.
    Bajaj, Varun
    SOFT COMPUTING, 2018, 22 (09) : 2953 - 2971
  • [50] Design of Digital IIR Filter with Conflicting Objectives Using Hybrid Gravitational Search Algorithm
    Sidhu, D. S.
    Dhillon, J. S.
    Kaur, Dalvir
    MATHEMATICAL PROBLEMS IN ENGINEERING, 2015, 2015