An efficient cell placement strategy for shared multibuffer ATM switches

被引:0
|
作者
Lee, PG
Kang, WC
Choi, YH
机构
[1] Hongik Univ, Dept Comp Sci, Seoul, South Korea
[2] Hongik Univ, Dept Comp Engn, Seoul, South Korea
关键词
shared multibuffer ATM switches; cell placement; threshold;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Shared multibuffer ATM switches are attractive since they can extend memory bandwidth by the use of multiple independent buffer memories. Although the parallel accessibility allows a considerable improvement in memory bandwidth, a proper assignment of memory addresses to cells is necessary to better utilize the potential bandwidth. In this paper, we present an efficient cell placement strategy for shared multibuffer ATM switches. It is based on a combination of two key concepts, uniform distribution for writes and reference locality for reads. The former is to reduce cell loss ratio due to overflow and write-access conflicts. The latter is to have cells destined for the same output port read from the same buffer memory to minimize read-access conflicts. A single threshold is employed to assign memory locations adaptively depending on the cell distribution among the shared buffer memories. The proposed strategy is shown to out perform the existing ones, in terms of cell loss ratio, cell delay,, and throughput, Moreover, the performance gains have been made with a simple control circuit.
引用
收藏
页码:1424 / 1431
页数:8
相关论文
共 50 条
  • [41] Architecture and performance of non-blocking ATM switches with shared internal queueing
    Bianchi, G
    Pattavina, A
    COMPUTER NETWORKS AND ISDN SYSTEMS, 1996, 28 (06): : 835 - 853
  • [42] Queuing analysis of shared-buffer ATM switches with grouped output channels
    Abonamah, AA
    Dang, XH
    INTERNATIONAL JOURNAL OF COMMUNICATION SYSTEMS, 2001, 14 (03) : 263 - 286
  • [43] A single-chip controller for 1.2 Gbps shared buffer ATM switches
    Mizukoshi, N
    Fan, RX
    Suzuki, H
    Tomimitsu, Y
    Sato, N
    Ishida, H
    Ichihara, M
    Kirino, K
    Tawada, M
    Nagano, H
    Shinohara, M
    PROCEEDINGS OF THE IEEE 1997 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1997, : 449 - 452
  • [44] Modifying shared-memory ATM switches structure to increase switching speed
    Yousofi, Ahmad
    Yazdanpanah, Saeed
    Kashefpoor, Masoud
    2009 IEEE 9TH MALAYSIA INTERNATIONAL CONFERENCE ON COMMUNICATIONS (MICC), 2009, : 641 - 645
  • [45] An efficient scheduling algorithm for input-queuing ATM switches
    Li, B
    Hamdi, M
    Cao, XR
    IEEE BSS'97 - 1997 2ND IEEE INTERNATONAL WORKSHOP ON BROADBAND SWITCHING SYSTEMS PROCEEDINGS: WORKSHOP THEME: "SWITCHING SYSTEMS FOR THE BROADBAND INTERNET AND FOR QOS ON DEMAND", 1997, : 148 - 154
  • [46] Design and evaluation of cell scheduling algorithms for ATM switches
    Moh, WM
    Chung, YF
    NETWORKS: THE NEXT MILLENNINUM - THE IEEE SINGAPORE INTERNATIONAL CONFERENCE ON NETWORKS 1997, IEEE SICON'97, 1997, : 355 - 369
  • [47] BANK SELECTS ATM CELL SWITCHES FOR FRAME RELAY
    RICKARD, N
    COMMUNICATIONS NEWS, 1995, 32 (05): : 36 - 37
  • [48] A general purpose cell sequencer/scheduler for ATM switches
    Hashemi, MR
    LeonGarcia, A
    IEEE INFOCOM '97 - THE CONFERENCE ON COMPUTER COMMUNICATIONS, PROCEEDINGS, VOLS 1-3: SIXTEENTH ANNUAL JOINT CONFERENCE OF THE IEEE COMPUTER AND COMMUNICATIONS SOCIETIES - DRIVING THE INFORMATION REVOLUTION, 1997, : 29 - 37
  • [49] Shared medium based contention resolution in ATM switches to cope with bursty data traffic
    Kirstadter, A
    ATM, NETWORKS AND LANS - NOC '96-II, 1996, : 226 - 233
  • [50] LARGE-SCALE ATM MULTISTAGE SWITCHING NETWORK WITH SHARED BUFFER MEMORY SWITCHES
    SAKURAI, Y
    IDO, N
    GOHARA, S
    ENDO, N
    IEEE COMMUNICATIONS MAGAZINE, 1991, 29 (01) : 90 - 96