A general purpose cell sequencer/scheduler for ATM switches

被引:0
|
作者
Hashemi, MR
LeonGarcia, A
机构
关键词
ATM; ATM switch architecture; sequencer; scheduling; QoS; RAM-based switches;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Groups of cells, such as cells belonging to different priority levels, that ore all placed in one queue, can be identified by using labels or tags to distinguish them from each other. In this paper we describe a buffering device called sequencer, which can distinguish logical queues within the same physical queue, and at the same time can successfully schedule the service among these logical queues. Scheduling the service among cells, VC's, or groups of cells in ATM switches is necessary to provide guaranteed QoS for each connection which is a major goal of ATM networks. The proposed sequencer as quite flexible and can realize different scheduling algorithms in different levels, including per VC scheduling. The sequencer can operate in real time and at very high speeds. it has a simple and modular architecture and can be implemented in a single chip. The size of the buffer can be increased simply by cascading several sequencers. The sequencer can be used as traffic shaper, input buffer, output buffer, or queue controller of RAM-based switches.
引用
收藏
页码:29 / 37
页数:9
相关论文
共 50 条
  • [1] Simulation of hierarchical scheduler for ATM switches
    Yaglioglu, M
    Distler, R
    [J]. EIGHTH IEEE INTERNATIONAL SYMPOSIUM ON COMPUTERS AND COMMUNICATION, VOLS I AND II, PROCEEDINGS, 2003, : 535 - 540
  • [2] Self-firing cell scheduler for input queueing ATM switches
    Kwon, B
    Kim, B
    Yoon, H
    [J]. ELECTRONICS LETTERS, 1996, 32 (17) : 1552 - 1554
  • [3] Matrix Unit Cell Scheduler (MUCS) for Input-Buffered ATM Switches
    Duan, Haoran
    Lockwood, John W.
    Kang, Sung Mo
    [J]. IEEE COMMUNICATIONS LETTERS, 1998, 2 (01) : 20 - 23
  • [4] A simple and fast scheduler for input queued ATM switches
    Song, H
    Jacob, L
    Kim, HG
    Kwon, B
    Chung, JH
    Yoon, H
    [J]. HIGH PERFORMANCE COMPUTING ON THE INFORMATION SUPERHIGHWAY - HPC ASIA '97, PROCEEDINGS, 1997, : 260 - 265
  • [5] A GENERAL-PURPOSE SEQUENCER FOR MIDI SYNTHESIZERS
    TOBENFELD, E
    [J]. COMPUTER MUSIC JOURNAL, 1984, 8 (04) : 43 - 44
  • [6] High performance real-time neural scheduler for ATM switches
    Pousada-Carballo, JM
    González-Castaño, FJ
    Rodríguez-Hernández, PS
    García-Palomares, UM
    [J]. IEEE COMMUNICATIONS LETTERS, 2000, 4 (11) : 372 - 374
  • [7] A programmable rate-based scheduler (PRS) for ATM switches and multiplexers
    Wong, PC
    Yee, KC
    Cantoni, A
    Mercankosk, G
    [J]. GLOBECOM 97 - IEEE GLOBAL TELECOMMUNICATIONS CONFERENCE, CONFERENCE RECORD, VOLS 1-3, 1997, : 827 - 832
  • [8] Review of traffic scheduler features on general purpose platforms
    Magaña, E
    Izkue, E
    Villadangos, J
    [J]. ACM SIGCOMM COMPUTER COMMUNICATION REVIEW, 2001, 31 (02) : 51 - +
  • [9] An Optimal General Purpose Scheduler for Networked Control Systems
    Elmandi, Ahmed
    Taha, Ahmad F.
    Sun, Dengfeng
    Panchal, Jitesh H.
    [J]. 2014 IEEE INTERNATIONAL CONFERENCE ON SYSTEMS, MAN AND CYBERNETICS (SMC), 2014, : 234 - 239
  • [10] A fast round robin priority port scheduler for high capacity ATM switches
    Shahrier, SM
    [J]. JOINT 4TH IEEE INTERNATIONAL CONFERENCE ON ATM (ICATM'01) AND HIGH SPEED INTELLIGENT INTERNET SYMPOSIUM, 2001, : 173 - 180