Reconfigurable Processor for Binary Image Processing

被引:18
|
作者
Zhang, Bin [1 ]
Mei, Kuizhi [1 ]
Zheng, Nanning [1 ]
机构
[1] Xi An Jiao Tong Univ, Xian 710049, Peoples R China
基金
中国国家自然科学基金;
关键词
Binary image processing; field-programmable gate array (FPGA); mathematical morphology; mixed grained; real time; reconfigurable; AUTHENTICATION; IMPLEMENTATION; LOCALIZATION; ARCHITECTURE; MORPHOLOGY; CHIP;
D O I
10.1109/TCSVT.2012.2223872
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Binary image processing is a powerful tool in many image and video applications. A reconfigurable processor is presented for binary image processing in this paper. The processor's architecture is a combination of a reconfigurable binary processing module, input and output image control units, and peripheral circuits. The reconfigurable binary processing module, which consists of mixed-grained reconfigurable binary compute units and output control logic, performs binary image processing operations, especially mathematical morphology operations, and implements related algorithms more than 200 f/s for a 1024 x 1024 image. The periphery circuits control the whole image processing and dynamic reconfiguration process. The processor is implemented on an EP2S180 field-programmable gate array. Synthesis results show that the presented processor can deliver 60.72GOPS and 23.72 GOPS/mm(2) at a 220-MHz system clock in the SMIC 0.18-mu m CMOS process. The simulation and experimental results demonstrate that the processor is suitable for real-time binary image processing applications.
引用
收藏
页码:823 / 831
页数:9
相关论文
共 50 条
  • [31] Developed, binary, image processing in a dual-channel, optical, real-time morphological processor
    Huang, GL
    Jin, GF
    Wu, MX
    Yan, YB
    APPLIED OPTICS, 1997, 36 (23): : 5675 - 5681
  • [32] GRAY-TONE IMAGE-PROCESSING BY THRESHOLD SUPERPOSITION IN AN OPTICAL CELLULAR-LOGIC BINARY-IMAGE PROCESSOR
    LIU, LR
    ZHANG, XJ
    ZHANG, ZB
    APPLIED OPTICS, 1994, 33 (20): : 4383 - 4391
  • [33] High performance processor array for image processing
    Foldesy, Peter
    Zarandy, Akos
    Rekeczky, Csaba
    Roska, Tamas
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 1177 - 1180
  • [34] IMAGE-PROCESSING ON THE MASSIVELY PARALLEL PROCESSOR
    POTTER, JL
    COMPUTER, 1983, 16 (01) : 62 - 67
  • [35] DESIGN OF AN ARRAY PROCESSOR FOR IMAGE-PROCESSING
    LEE, D
    JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 1991, 11 (02) : 163 - 169
  • [36] Parallel image processing on single processor systems
    Spieth, MR
    Hulskamp, JP
    INTERNATIONAL CONFERENCE ON IMAGE PROCESSING, PROCEEDINGS - VOL II, 1996, : 133 - 136
  • [37] A SIMD neural network processor for image processing
    Kim, D
    Kim, H
    Kim, H
    Han, G
    Chung, DJ
    ADVANCES IN NEURAL NETWORKS - ISNN 2005, PT 2, PROCEEDINGS, 2005, 3497 : 665 - 672
  • [38] SLSP - Special Processor for Image and Video Processing
    Lysakov, K. F.
    Shadrin, M. Y.
    SIBCON-2007: IEEE INTERNATIONAL SIBERIAN CONFERENCE ON CONTROL AND COMMUNICATION, 2007, : 140 - +
  • [39] AN IMAGE-PROCESSOR FOR A MULTI IMAGE-PROCESSING SYSTEM
    VORSTERMANS, J
    VANDENEEDE, L
    MICROPROCESSING AND MICROPROGRAMMING, 1986, 18 (1-5): : 525 - 538
  • [40] IPPro: FPGA based Image Processing Processor
    Siddiqui, Fahad Manzoor
    Russell, Matthew
    Bardak, Burak
    Woods, Roger
    Rafferty, Karen
    PROCEEDINGS OF THE 2014 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS (SIPS 2014), 2014, : 26 - 31