Reconfigurable Processor for Binary Image Processing

被引:18
|
作者
Zhang, Bin [1 ]
Mei, Kuizhi [1 ]
Zheng, Nanning [1 ]
机构
[1] Xi An Jiao Tong Univ, Xian 710049, Peoples R China
基金
中国国家自然科学基金;
关键词
Binary image processing; field-programmable gate array (FPGA); mathematical morphology; mixed grained; real time; reconfigurable; AUTHENTICATION; IMPLEMENTATION; LOCALIZATION; ARCHITECTURE; MORPHOLOGY; CHIP;
D O I
10.1109/TCSVT.2012.2223872
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Binary image processing is a powerful tool in many image and video applications. A reconfigurable processor is presented for binary image processing in this paper. The processor's architecture is a combination of a reconfigurable binary processing module, input and output image control units, and peripheral circuits. The reconfigurable binary processing module, which consists of mixed-grained reconfigurable binary compute units and output control logic, performs binary image processing operations, especially mathematical morphology operations, and implements related algorithms more than 200 f/s for a 1024 x 1024 image. The periphery circuits control the whole image processing and dynamic reconfiguration process. The processor is implemented on an EP2S180 field-programmable gate array. Synthesis results show that the presented processor can deliver 60.72GOPS and 23.72 GOPS/mm(2) at a 220-MHz system clock in the SMIC 0.18-mu m CMOS process. The simulation and experimental results demonstrate that the processor is suitable for real-time binary image processing applications.
引用
收藏
页码:823 / 831
页数:9
相关论文
共 50 条
  • [21] On parallel reconfigurable architectures for image processing
    Pissaloux, E
    PARALLEL COMPUTATION, 1999, 1557 : 211 - 225
  • [22] RECONFIGURABLE MESHES AND IMAGE-PROCESSING
    SAHNI, S
    JOURNAL OF THE FRANKLIN INSTITUTE-ENGINEERING AND APPLIED MATHEMATICS, 1994, 331B (05): : 495 - 508
  • [23] Research on the reconfigurable image processing system
    Li, Chang-le
    Fan, Ji-zhuang
    Zhao, Jie
    2008 INTERNATIONAL SYMPOSIUM ON INTELLIGENT INFORMATION TECHNOLOGY APPLICATION, VOL I, PROCEEDINGS, 2008, : 284 - 288
  • [24] Image processing using reconfigurable FPGAs
    Ferguson, L
    HIGH-SPEED COMPUTING, DIGITAL SIGNAL PROCESSING, AND FILTERING USING RECONFIGURABLE LOGIC, 1996, 2914 : 110 - 121
  • [25] Dynamically Reconfigurable FFT Processor for Flexible OFDM Baseband Processing
    Ferreira, Mario Lopes
    Barahimi, Amin
    Ferreira, Joao Canas
    2016 11TH IEEE INTERNATIONAL CONFERENCE ON DESIGN & TECHNOLOGY OF INTEGRATED SYSTEMS IN NANOSCALE ERA (DTIS), 2016,
  • [26] Reconfigurable SIMD units for image processing
    Aguado, David
    Revenga, Pedro
    Lazaro, Jose Luis
    Derutin, Jean Pierre
    2007 IEEE INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING, CONFERENCE PROCEEDINGS BOOK, 2007, : 663 - +
  • [27] The research and implementation of reconfigurable processor architecture for block cipher processing
    Dai, Zibin
    Li, Wei
    Yang, Xiaohui
    Chen, Tao
    Ren, Qiao
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON EMBEDDED SOFTWARE AND SYSTEMS, 2008, : 587 - 594
  • [28] RNS Based Reconfigurable Processor for High Speed Signal Processing
    Garai, Partha
    Dutta, Chaitali Biswas
    TENCON 2014 - 2014 IEEE REGION 10 CONFERENCE, 2014,
  • [29] A Mapping Method of Image Mosaic Algorithm on Embedded Reconfigurable Processor
    Wang, Jingbo
    Shi, Zaifeng
    Pang, Ke
    Gao, Tianye
    Cao, Qingjie
    2015 8TH INTERNATIONAL CONGRESS ON IMAGE AND SIGNAL PROCESSING (CISP), 2015, : 846 - 850
  • [30] Developed, binary, image processing in a dual-channel, optical, real-time morphological processor
    Huang, Guoliang
    Jin, Guofan
    Wu, Minxian
    Yan, Yingbai
    Applied Optics, 1997, 36 (22): : 5675 - 5681