Design of Low Power On-Chip Processor Arrays

被引:0
|
作者
Lari, Vahid [1 ]
Muddasani, Shravan [1 ]
Boppu, Srinivas [1 ]
Hannig, Frank [1 ]
Teich, Juergen [1 ]
机构
[1] Univ Erlangen Nurnberg, Dept Comp Sci, Nurnberg, Germany
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we present an ultra low power design for a class of massively parallel architectures, called tightly-coupled processor arrays. Here, the key idea is to exploit the benefits of a decentralized resource management as inherent to invasive computing for power saving. We propose concepts and studying different architecture trade-offs for hierarchical power management by temporarily shutting down regions of processors through power gating. Moreover, a) overall system chip energy consumption, b) hardware cost, and c) timing overheads are compared for different sizes of power domains. Experimental results show that up to 70% of system energy consumption may be saved for selected characteristical algorithms and different resource utilizations.
引用
收藏
页码:165 / 168
页数:4
相关论文
共 50 条
  • [1] Low Power Design for On-chip Networking Processing System
    Jin, Jie
    Sun, Lingling
    Guo, Feng
    Wang, Xiaojun
    2015 28TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2015, : 154 - 159
  • [2] Design of On-Chip Debug System for embedded processor
    Park, Hyungbae
    Xu, Jingzhe
    Park, Jusung
    Ji, Jung-Hoon
    Woo, Gyun
    ISOCC: 2008 INTERNATIONAL SOC DESIGN CONFERENCE, VOLS 1-3, 2008, : 652 - +
  • [3] Computer Aided Design for Low Power Fir Processor on System On-Chip Platform Architecture for High Performance DSP Applications
    Hemalatha, A.
    Shanmugam, A.
    INTERNATIONAL JOURNAL OF COMPUTER SCIENCE AND NETWORK SECURITY, 2011, 11 (07): : 38 - 42
  • [4] A Novel On-Chip Interconnection Topology for Mesh-Connected Processor Arrays
    Wang, Xiaofang
    IEEE ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2010), 2010, : 450 - 451
  • [5] A resource-shared VLIW processor for low-power on-chip multiprocessing in the nanometer era
    Kobayashi, K
    Aramoto, M
    Onodera, H
    IEICE TRANSACTIONS ON ELECTRONICS, 2005, E88C (04): : 552 - 558
  • [6] On a design of crossroad switches for low-power on-chip communication architectures
    Shen, Jih-Sheng
    Chang, Kuei-Chung
    Chen, Tien-Fu
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 477 - +
  • [7] ROBTIC: An On-Chip Instruction Cache Design for Low Power Embedded Systems
    Gu, Ji
    Guo, Hui
    Li, Patrick
    2009 15TH IEEE INTERNATIONAL CONFERENCE ON EMBEDDED AND REAL-TIME COMPUTING SYSTEMS AND APPLICATIONS, PROCEEDINGS, 2009, : 419 - 424
  • [8] Integrated Low-Loss mmWave On-Chip Arrays
    Lee, Seung Yoon
    Williamson, Thomas G.
    West, David L.
    Dasari, Sree Adinarayana
    Disharoon, Walter
    Ghalichechian, Nima
    2024 18TH EUROPEAN CONFERENCE ON ANTENNAS AND PROPAGATION, EUCAP, 2024,
  • [9] Low Power Laser Driver Design in 28 nm CMOS for on-Chip and Chip-to-Chip Optical Interconnect
    Belfiore, Guido
    Szilagyi, Laszlo
    Henker, Ronny
    Ellinger, Frank
    PHOTONICS APPLICATIONS IN ASTRONOMY, COMMUNICATIONS, INDUSTRY, AND HIGH-ENERGY PHYSICS EXPERIMENTS 2015, 2015, 9662
  • [10] A low power, low delay TIA for on-chip applications
    Pappu, AM
    Apsel, AB
    2005 Conference on Lasers & Electro-Optics (CLEO), Vols 1-3, 2005, : 594 - 596