Post-deposition annealing and thermal stability of integrated self-aligned E/D-mode n++GaN/InAlN/AlN/GaN MOS HEMTs

被引:0
|
作者
Blaho, M. [1 ]
Gregusova, D. [1 ]
Hascik, S. [1 ]
Seifertova, A. [1 ]
Tapajna, M. [1 ]
Soltys, J. [1 ]
Satka, A. [2 ]
Nagy, L. [2 ]
Chvala, A. [2 ]
Marek, J. [2 ]
Priesol, J. [2 ]
Kuzmik, J. [1 ]
机构
[1] Slovak Acad Sci, Inst Elect Engn, Dubravska Cesta 9, Bratislava 84104, Slovakia
[2] Slovak Univ Technol Bratislava, Inst Elect & Photon, Ilkovicova 3, Bratislava 81219, Slovakia
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We describe technology and evaluate thermal performance of enhancement/depletion (E/D)-mode n(++) GaN/InAlN/AlN/GaN HEMTs with a self aligned metal-oxide-semiconductor (MOS) gate processing, where n(++)GaN layer was etched away only under the gate for E-mode and for D-mode stay intact. Gate contacts were isolated using a dielectric layer deposited at low temperature through an e-beam resist to retain the self-aligned approach. Threshold voltage of the as deposited E-and D-mode HEMTs was +0.6 V and -2.4 V, respectively. After post-deposition annealing (PDA) at 300 degrees C in N-2 atmosphere the threshold voltage has been changed to 3 V and 4,4 V for E- and D-mode HEMTs, respectively. These effects were explained by decreasing density of deep interface states in the D-mode HEMTs and decreasing surface donors at the semiconductor-oxide interface in case of the E-mode HEMTs. After PDA, electrical performance of both types of transistors was evaluated,from room temperature to 150 degrees C. At elevated temperatures, injection and trapping of electrons from the gate metal to the oxide was found in D-mode HEMTs, while emission electrons from the oxide-semiconductor interface states was crucial for the E-mode ones.
引用
收藏
页码:177 / 180
页数:4
相关论文
共 23 条
  • [1] Technology of integrated self-aligned E/D-mode n++GaN/InAlN/AlN/GaN MOS HEMTs for mixed-signal electronics
    Blaho, M.
    Gregusova, D.
    Hascik, S.
    Seifertova, A.
    Tapajna, M.
    Soltys, J.
    Satka, A.
    Nagy, L.
    Chvala, A.
    Marek, J.
    Carlin, J-F
    Grandjean, N.
    Konstantinidis, G.
    Kuzmik, J.
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2016, 31 (06)
  • [2] Impact of gate engineering in enhancement mode n++GaN/InAlN/AlN/GaN HEMTs
    Adak, Sarosij
    Swain, Sanjit Kumar
    Rahaman, Hafizur
    Sarkar, Chandan Kumar
    SUPERLATTICES AND MICROSTRUCTURES, 2016, 100 : 306 - 314
  • [3] Annealing, temperature, and bias-induced threshold voltage instabilities in integrated E/D-mode InAlN/GaN MOS HEMTs
    Blaho, M.
    Gregusova, D.
    Hascik, S.
    Tapajna, M.
    Frohlich, K.
    Satka, A.
    Kuzmik, J.
    APPLIED PHYSICS LETTERS, 2017, 111 (03)
  • [4] Performance Analysis of Gate material Engineering in Enhancement mode n++GaN/InAlN/AlN/GaN HEMTs
    Adak, Sarosij
    Swain, Sanjit Kumar
    Raj, Godwin
    Rahaman, Hafizur
    Sarkar, Chandan Kumar
    PROCEEDINGS OF THE 3RD INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS (ICDCS) 2016, 2016, : 89 - 92
  • [5] Model Development for Monolithically-Integrated E/D-mode Millimeter-Wave InAlN/AlN/GaN HEMTs
    Ren, Jun
    Song, Bo
    Xing, Huili Grace
    Chen, Shuoqi
    Ketterson, Andrew
    Beam, Edward
    Chou, Tso-Min
    Pilla, Manyam
    Tserng, Hua-Quen
    Gao, Xiang
    Saunier, Paul
    Fay, Patrick
    2014 IEEE COMPOUND SEMICONDUCTOR INTEGRATED CIRCUIT SYMPOSIUM (CSICS): INTEGRATED CIRCUITS IN GAAS, INP, SIGE, GAN AND OTHER COMPOUND SEMICONDUCTORS, 2014,
  • [6] Technology and performance of E/D-mode InAlN/GaN HEMTs for mixed-signal electronics
    Blaho, M.
    Gregusova, D.
    Hascik, S.
    Kuzmik, J.
    Chvala, A.
    Marek, J.
    Satka, A.
    2018 22ND INTERNATIONAL MICROWAVE AND RADAR CONFERENCE (MIKON 2018), 2018, : 440 - 441
  • [7] Self-aligned normally-off metal-oxide-semiconductor n++GaN/InAlN/GaN high electron mobility transistors
    Blaho, M.
    Gregusova, D.
    Hascik, S.
    Jurkovic, M.
    Tapajna, M.
    Froehlich, K.
    Derer, J.
    Carlin, J. -F.
    Grandjean, N.
    Kuzmik, J.
    PHYSICA STATUS SOLIDI A-APPLICATIONS AND MATERIALS SCIENCE, 2015, 212 (05): : 1086 - 1090
  • [8] High-Performance Monolithically-Integrated E/D mode InAlN/AlN/GaN HEMTs for Mixed-Signal Applications
    Tang, Yong
    Saunier, Paul
    Wang, Ronghua
    Ketterson, Andrew
    Gao, Xiang
    Guo, Shiping
    Snider, Gregory
    Jena, Debdeep
    Xing, Huili
    Fay, Patrick
    2010 INTERNATIONAL ELECTRON DEVICES MEETING - TECHNICAL DIGEST, 2010,
  • [9] Self-Aligned N-Polar GaN/InAlN MIS-HEMTs With Record Extrinsic Transconductance of 1105 mS/mm
    Nidhi
    Dasgupta, Sansaptak
    Lu, Jing
    Speck, James S.
    Mishra, Umesh K.
    IEEE ELECTRON DEVICE LETTERS, 2012, 33 (06) : 794 - 796
  • [10] Numerical study for enhancement-mode AlN/GaN/AlN N-polar MISFET with self-aligned source/drain regions
    Lan, Wei
    Bin, Li
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON LOGISTICS, ENGINEERING, MANAGEMENT AND COMPUTER SCIENCE, 2014, 101 : 1037 - 1040