Technology of integrated self-aligned E/D-mode n++GaN/InAlN/AlN/GaN MOS HEMTs for mixed-signal electronics

被引:12
|
作者
Blaho, M. [1 ]
Gregusova, D. [1 ]
Hascik, S. [1 ]
Seifertova, A. [1 ]
Tapajna, M. [1 ]
Soltys, J. [1 ]
Satka, A. [2 ]
Nagy, L. [2 ]
Chvala, A. [2 ]
Marek, J. [2 ]
Carlin, J-F [3 ]
Grandjean, N. [3 ]
Konstantinidis, G. [4 ]
Kuzmik, J. [1 ]
机构
[1] Slovak Acad Sci, Inst Elect Engn, Dubravska Cesta 9, Bratislava 84104, Slovakia
[2] Slovak Univ Technol Bratislava, Inst Elect & Photon, Ilkovicova 3, Bratislava 81219, Slovakia
[3] Ecole Polytech Fed Lausanne, Inst Quantum Elect & Photon, CH-1015 Lausanne, Switzerland
[4] FORTH, IESL, Microelect Res Grp, POB 1385, Iraklion 71110, Greece
关键词
InAlN/GaN HEMT; self-aligned contacts; mixed-signal electronics; enancement-mode HEMT;
D O I
10.1088/0268-1242/31/6/065011
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We describe the technology and performance of integrated enhancement/depletion (E/D)-mode n(++) GaN/InAlN/AlN/GaN HEMTs with a self-aligned metal-oxide-semiconductor (MOS) gate structure. An identical starting epi-structure was used for both types of devices without the additional need for a contacts regrowth. The n(++) GaN cap layer was etched away in the gate trenches of the E-mode HEMT while it was left intact for the D-mode HEMT. The plasma etching process was shown to be highly selective between the cap and the InAlN barrier and also to polish the InAlN surface. However, different GaN etching initiation times inside and outside the mesa region were obtained. Gate contacts were isolated using a dielectric layer deposited at low temperature through an e-beam resist to retain the self-aligned approach. Feasibility of the approach for future fast GaN-based mixed-signal electronic circuits was shown by obtaining alternative HEMT threshold voltage values of +0.8 V and -2.6 V, invariant maximal output current of similar to 0.35 A mm(-1) despite large source-to-drain distances and by demonstrating a functional logic invertor.
引用
收藏
页数:4
相关论文
共 22 条
  • [1] Post-deposition annealing and thermal stability of integrated self-aligned E/D-mode n++GaN/InAlN/AlN/GaN MOS HEMTs
    Blaho, M.
    Gregusova, D.
    Hascik, S.
    Seifertova, A.
    Tapajna, M.
    Soltys, J.
    Satka, A.
    Nagy, L.
    Chvala, A.
    Marek, J.
    Priesol, J.
    Kuzmik, J.
    2016 11TH INTERNATIONAL CONFERENCE ON ADVANCED SEMICONDUCTOR DEVICES & MICROSYSTEMS (ASDAM), 2016, : 177 - 180
  • [2] Technology and performance of E/D-mode InAlN/GaN HEMTs for mixed-signal electronics
    Blaho, M.
    Gregusova, D.
    Hascik, S.
    Kuzmik, J.
    Chvala, A.
    Marek, J.
    Satka, A.
    2018 22ND INTERNATIONAL MICROWAVE AND RADAR CONFERENCE (MIKON 2018), 2018, : 440 - 441
  • [3] Impact of gate engineering in enhancement mode n++GaN/InAlN/AlN/GaN HEMTs
    Adak, Sarosij
    Swain, Sanjit Kumar
    Rahaman, Hafizur
    Sarkar, Chandan Kumar
    SUPERLATTICES AND MICROSTRUCTURES, 2016, 100 : 306 - 314
  • [4] High-Performance Monolithically-Integrated E/D mode InAlN/AlN/GaN HEMTs for Mixed-Signal Applications
    Tang, Yong
    Saunier, Paul
    Wang, Ronghua
    Ketterson, Andrew
    Gao, Xiang
    Guo, Shiping
    Snider, Gregory
    Jena, Debdeep
    Xing, Huili
    Fay, Patrick
    2010 INTERNATIONAL ELECTRON DEVICES MEETING - TECHNICAL DIGEST, 2010,
  • [5] Performance Analysis of Gate material Engineering in Enhancement mode n++GaN/InAlN/AlN/GaN HEMTs
    Adak, Sarosij
    Swain, Sanjit Kumar
    Raj, Godwin
    Rahaman, Hafizur
    Sarkar, Chandan Kumar
    PROCEEDINGS OF THE 3RD INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS (ICDCS) 2016, 2016, : 89 - 92
  • [6] Model Development for Monolithically-Integrated E/D-mode Millimeter-Wave InAlN/AlN/GaN HEMTs
    Ren, Jun
    Song, Bo
    Xing, Huili Grace
    Chen, Shuoqi
    Ketterson, Andrew
    Beam, Edward
    Chou, Tso-Min
    Pilla, Manyam
    Tserng, Hua-Quen
    Gao, Xiang
    Saunier, Paul
    Fay, Patrick
    2014 IEEE COMPOUND SEMICONDUCTOR INTEGRATED CIRCUIT SYMPOSIUM (CSICS): INTEGRATED CIRCUITS IN GAAS, INP, SIGE, GAN AND OTHER COMPOUND SEMICONDUCTORS, 2014,
  • [7] Annealing, temperature, and bias-induced threshold voltage instabilities in integrated E/D-mode InAlN/GaN MOS HEMTs
    Blaho, M.
    Gregusova, D.
    Hascik, S.
    Tapajna, M.
    Frohlich, K.
    Satka, A.
    Kuzmik, J.
    APPLIED PHYSICS LETTERS, 2017, 111 (03)
  • [8] Deeply-Scaled E/D-Mode GaN-HEMTs for Sub-mm-Wave Amplifiers and Mixed-Signal Applications
    Shinohara, K.
    Regan, D.
    Corrion, A.
    Brown, D.
    Alvarado-Rodriguez, I.
    Cunningham, M.
    Butler, C.
    Schmitz, A.
    Kim, S.
    Holden, B.
    Chang, D.
    Margomenos, A.
    Micovic, M.
    Lee, V.
    Asbeck, P. M.
    2012 IEEE COMPOUND SEMICONDUCTOR INTEGRATED CIRCUIT SYMPOSIUM (CSICS), 2012,
  • [9] Self-aligned normally-off metal-oxide-semiconductor n++GaN/InAlN/GaN high electron mobility transistors
    Blaho, M.
    Gregusova, D.
    Hascik, S.
    Jurkovic, M.
    Tapajna, M.
    Froehlich, K.
    Derer, J.
    Carlin, J. -F.
    Grandjean, N.
    Kuzmik, J.
    PHYSICA STATUS SOLIDI A-APPLICATIONS AND MATERIALS SCIENCE, 2015, 212 (05): : 1086 - 1090
  • [10] Self-Aligned Technology for N-Polar GaN/Al(Ga)N MIS-HEMTs
    Nidhi
    Dasgupta, Sansaptak
    Brown, David F.
    Singisetti, Uttam
    Keller, Stacia
    Speck, James S.
    Mishra, Umesh K.
    IEEE ELECTRON DEVICE LETTERS, 2011, 32 (01) : 33 - 35