Post-deposition annealing and thermal stability of integrated self-aligned E/D-mode n++GaN/InAlN/AlN/GaN MOS HEMTs

被引:0
|
作者
Blaho, M. [1 ]
Gregusova, D. [1 ]
Hascik, S. [1 ]
Seifertova, A. [1 ]
Tapajna, M. [1 ]
Soltys, J. [1 ]
Satka, A. [2 ]
Nagy, L. [2 ]
Chvala, A. [2 ]
Marek, J. [2 ]
Priesol, J. [2 ]
Kuzmik, J. [1 ]
机构
[1] Slovak Acad Sci, Inst Elect Engn, Dubravska Cesta 9, Bratislava 84104, Slovakia
[2] Slovak Univ Technol Bratislava, Inst Elect & Photon, Ilkovicova 3, Bratislava 81219, Slovakia
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We describe technology and evaluate thermal performance of enhancement/depletion (E/D)-mode n(++) GaN/InAlN/AlN/GaN HEMTs with a self aligned metal-oxide-semiconductor (MOS) gate processing, where n(++)GaN layer was etched away only under the gate for E-mode and for D-mode stay intact. Gate contacts were isolated using a dielectric layer deposited at low temperature through an e-beam resist to retain the self-aligned approach. Threshold voltage of the as deposited E-and D-mode HEMTs was +0.6 V and -2.4 V, respectively. After post-deposition annealing (PDA) at 300 degrees C in N-2 atmosphere the threshold voltage has been changed to 3 V and 4,4 V for E- and D-mode HEMTs, respectively. These effects were explained by decreasing density of deep interface states in the D-mode HEMTs and decreasing surface donors at the semiconductor-oxide interface in case of the E-mode HEMTs. After PDA, electrical performance of both types of transistors was evaluated,from room temperature to 150 degrees C. At elevated temperatures, injection and trapping of electrons from the gate metal to the oxide was found in D-mode HEMTs, while emission electrons from the oxide-semiconductor interface states was crucial for the E-mode ones.
引用
收藏
页码:177 / 180
页数:4
相关论文
共 23 条
  • [21] Wafer-Scale Si-GaN Monolithic Integrated E-Mode Cascode FET Realized by Transfer Printing and Self-Aligned Etching Technology
    Zhang, Jiaqi
    Zhang, Weihang
    Wu, Yichang
    Zhang, Yachao
    Peng, Yue
    Feng, Zhaoqing
    Chen, Dazheng
    Zhao, Shenglei
    Zhang, Jincheng
    Zhang, Chunfu
    Hao, Yue
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2020, 67 (08) : 3304 - 3308
  • [22] Investigation of Electrical Property and Thermal Stability in Enhancement-Mode InxAl1-xN/AlN/GaN MOS-HEMTs Fabricated by Using NiOx Gate and Fluorine Treatment
    Qin, Jian
    Chen, Jingxiong
    Xiao, Wenxuan
    Wang, Hong
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2024, 12 : 104 - 112
  • [23] Monolithically Integrated 600-V E/D-Mode SiNx/AlGaN/GaN MIS-HEMTs and Their Applications in Low-Standby-Power Start-Up Circuit for Switched-Mode Power Supplies
    Tang, Zhikai
    Jiang, Qimeng
    Huang, Sen
    Lu, Yunyou
    Yang, Shu
    Liu, Cheng
    Tang, Xi
    Liu, Shenghou
    Li, Baikui
    Chen, Kevin J.
    2013 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2013,