Pre-silicon MOSFET Mismatch Modeling for Early Circuit Simulations

被引:2
|
作者
Ismail, Muhamad Amri [1 ,2 ]
Nasir, Iskhandar Md [1 ]
Ismail, Razali [2 ]
机构
[1] MIMOS Berhad, MIMOS Semicond, Technol Pk Malaysia, Kuala Lumpur 57000, Malaysia
[2] Univ Teknol Malaysia, Dept Microelect & Comp Engn, Skudai 81300, Johor, Malaysia
关键词
D O I
10.1109/SMELEC.2008.4770271
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The continuing scaling down of CMOS technologies contributes to the important of having early circuit simulations even before any real silicon data are available. This paper presents a methodology to extract a pre-silicon MOSFET mismatch model using backward propagation of variance (BPV) technique. All the required steps such as the correlation of process and electrical parameters through BSIM3v3 SPICE model and explanation of mathematical relationships among the parameters are discussed. The experimental data for mismatch analysis are projected from 0.35 um process to 0.25 um and 0.18 um processes using the technology scaling coefficient coupled with the related statistical data analysis. The good agreement between experimental and Monte Carlo SPICE simulation data verifies the proposed extraction methodology.
引用
下载
收藏
页码:33 / +
页数:2
相关论文
共 50 条
  • [21] MOSFET mismatch modeling: A new approach
    Klimach, H
    Arnaud, A
    Galup-Montoro, C
    Schneider, MC
    IEEE DESIGN & TEST OF COMPUTERS, 2006, 23 (01): : 20 - 29
  • [22] A Unified Methodology for Pre-Silicon Verification and Post-Silicon Validation
    Adir, Allon
    Copty, Shady
    Landa, Shimon
    Nahir, Amir
    Shurek, Gil
    Ziv, Avi
    Meissner, Charles
    Schumann, John
    2011 DESIGN, AUTOMATION & TEST IN EUROPE (DATE), 2011, : 1590 - 1595
  • [23] Applications of Test Techniques for Improving Silicon to Pre-Silicon Timing Correlation
    Jajodia, Reecha
    Kurien, Jaison
    Zhou, Kevin
    Raja, Tezaswi
    Manikandan, P.
    Joshi, Kartik
    Singh, Prashant
    Srinath, Vinayak
    Colburn, J. E.
    Sharma, Sarvesh
    2019 IEEE INTERNATIONAL TEST CONFERENCE INDIA (ITC INDIA), 2019,
  • [24] Pre-Silicon FEC Decoding Verification on SoC FPGAs
    Fernandez, Victor
    Abad, Carlos
    Alvarez, Angel
    Ugarte, Inigo
    Sanchez, Pablo
    IEEE COMMUNICATIONS LETTERS, 2021, 25 (01) : 127 - 131
  • [25] Invited: Pre-silicon Side Channel and Fault Analysis
    van Woudenberg, Jasper
    Grossmann, Peter
    Varna, Avinash L.
    Friel, Joseph
    Dinu, Daniel
    Lindsay, Ronnie
    Brown, Steve J.
    2023 60TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, DAC, 2023,
  • [26] "Grey Zone" in Pre-Silicon Hardware Trojan Detection
    Ye, Jing
    Yang, Yipei
    Gong, Yue
    Hu, Yu
    Li, Xiaowei
    2018 IEEE INTERNATIONAL TEST CONFERENCE IN ASIA (ITC-ASIA 2018), 2018, : 79 - 84
  • [27] Pre-Silicon Security Verification and Validation: A Formal Perspective
    Guo, Xiaolong
    Dutta, Raj Gautam
    Jin, Yier
    Farahmandi, Farimah
    Mishra, Prabhat
    2015 52ND ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2015,
  • [28] MOSFET modeling for circuit simulation
    Foty, Daniel
    IEEE Circuits and Devices Magazine, 1998, 14 (04): : 26 - 31
  • [29] MOSFET modeling for circuit simulation
    Foty, D
    IEEE CIRCUITS & DEVICES, 1998, 14 (04): : 26 - 31
  • [30] Evolutionary Computation in Pre-Silicon Verification of Complex Microprocessors
    Aktan, Burcin
    Greenwood, Ganison W.
    2009 IEEE WORKSHOP ON EVOLVABLE AND ADAPTIVE HARDWARE: (WEAH), 2009, : 25 - +