Pre-silicon MOSFET Mismatch Modeling for Early Circuit Simulations

被引:2
|
作者
Ismail, Muhamad Amri [1 ,2 ]
Nasir, Iskhandar Md [1 ]
Ismail, Razali [2 ]
机构
[1] MIMOS Berhad, MIMOS Semicond, Technol Pk Malaysia, Kuala Lumpur 57000, Malaysia
[2] Univ Teknol Malaysia, Dept Microelect & Comp Engn, Skudai 81300, Johor, Malaysia
关键词
D O I
10.1109/SMELEC.2008.4770271
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The continuing scaling down of CMOS technologies contributes to the important of having early circuit simulations even before any real silicon data are available. This paper presents a methodology to extract a pre-silicon MOSFET mismatch model using backward propagation of variance (BPV) technique. All the required steps such as the correlation of process and electrical parameters through BSIM3v3 SPICE model and explanation of mathematical relationships among the parameters are discussed. The experimental data for mismatch analysis are projected from 0.35 um process to 0.25 um and 0.18 um processes using the technology scaling coefficient coupled with the related statistical data analysis. The good agreement between experimental and Monte Carlo SPICE simulation data verifies the proposed extraction methodology.
引用
下载
收藏
页码:33 / +
页数:2
相关论文
共 50 条
  • [1] Modeling of Temperature Variations in MOSFET Mismatch for Circuit Simulations
    Ismail, Muhamad Amri
    Nasir, Iskhandar Md
    Ismail, Razali
    2009 1ST ASIA SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2009, : 357 - +
  • [2] An approach for pre-silicon power modeling
    Agrawal, Prashant
    Srinivasa, R. S. T. G.
    Oke, Ajit N.
    Vijay, Saurabh
    ICCTA 2007: INTERNATIONAL CONFERENCE ON COMPUTING: THEORY AND APPLICATIONS, PROCEEDINGS, 2007, : 99 - +
  • [3] Efficient generation of pre-silicon MOS model parameters for early circuit design
    Orshansky, M
    An, J
    Jiang, C
    Liu, B
    Riccobene, C
    Hu, CM
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (01) : 156 - 159
  • [4] Mismatch Circuit Aging Modeling and Simulations for Robust Product Design and Pre-/Post-Silicon Verification
    Shim, Hyewon
    Kim, Yoohwan
    Jeon, Jongwook
    Cho, Yongsang
    Park, Jongwoo
    Pae, Sangwoo
    Lee, Haebum
    2016 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2016,
  • [5] Pre-silicon modeling and analysis: Impact on real design analysis
    Bose, Pradip
    IEEE MICRO, 2006, 26 (04) : 3 - 3
  • [6] Pre-silicon Memory Validation
    Yih, Lim Kae
    Chun, Ch'ng Pei
    Yee, Lee Ching
    Mikhail, Moiseev
    Yin, Ngo Seow
    Chong, Ang Boon
    Beng, Koay Say
    2022 IEEE 5TH INTERNATIONAL CONFERENCE ON ELECTRONICS AND COMMUNICATION ENGINEERING, ICECE, 2022, : 154 - 158
  • [7] Pre-Silicon Bug Forecast
    Guo, Qi
    Chen, Tianshi
    Chen, Yunji
    Wang, Rui
    Chen, Huanhuan
    Hu, Weiwu
    Chen, Guoliang
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2014, 33 (03) : 451 - 463
  • [8] Pre-Silicon 22/20 nm Compact MOSFET Models for Bulk vs. FD SOI Low-Power Circuit Benchmarks
    Bol, David
    Bernard, Sebastien
    Flandre, Denis
    2011 IEEE INTERNATIONAL SOI CONFERENCE, 2011,
  • [9] Pre-silicon SPICE modeling of nano-scaled SOI MOSFETs
    Burenkov, A.
    Kampen, C.
    Lorenz, J.
    Ryssel, H.
    ULIS 2008: PROCEEDINGS OF THE 9TH INTERNATIONAL CONFERENCE ON ULTIMATE INTEGRATION ON SILICON, 2008, : 215 - +
  • [10] Towards a Unified Framework for Pre-Silicon Validation
    Kannavara, Raghudeep
    2013 FOURTH INTERNATIONAL CONFERENCE ON INFORMATION, INTELLIGENCE, SYSTEMS AND APPLICATIONS (IISA 2013), 2013, : 140 - 146