High-Level System-on-Chip Simulator

被引:0
|
作者
Orlov, Aleksandr [1 ]
Syschikov, Alexey [1 ]
机构
[1] State Univ Aerosp Instrumentat, St Petersburg, Russia
来源
PROCEEDINGS OF THE 11TH CONFERENCE OF OPEN INNOVATIONS ASSOCIATION FRUCT | 2012年
关键词
systems on chip; SoC; high-level simulator;
D O I
暂无
中图分类号
TN [电子技术、通信技术];
学科分类号
0809 ;
摘要
A high-level simulation is a significant part of the multicore system-on-chip (SoC) software development process. It allows executing programs and performing functional debugging on the high-level model of the SoC without going into details of SoC heterogeneous cores: a specific command set, a processes interaction, a communication system specifics etc. The high-level simulation is also a necessary part of the SW/HW co-design tool flows. This paper presents the developed high-level SoC simulator. This simulator allows executing coarse-grain programs in the configurable SoC-style distributed environment with heterogeneous processing elements and an interconnection. A parallel data-processing workload (SoC program) is been defining as a scheme of interacting processes with a C/C++ implementation and specific characteristics. Various simulation statistics allows investigating characteristics of a developed program (maximal parallelism levels, computation space requirements, amounts of interaction data), abilities of SoC architecture to perform such workload (processing elements and communication system occupation, buffers size distribution, queues etc.) and characteristics of program execution (processing time, latencies, constraints).
引用
收藏
页码:136 / 142
页数:7
相关论文
共 50 条
  • [41] Communication architectures for System-on-Chip
    Kreutz, ME
    Carro, L
    Zeferino, CA
    Susin, AA
    14TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, PROCEEDINGS, 2001, : 14 - 19
  • [42] High-level architectural simulation of the Torus Routing Chip
    Natvig, L
    1997 IEEE INTERNATIONAL VERILOG HDL CONFERENCE, PROCEEDINGS, 1997, : 48 - 55
  • [43] System-on-Chip Design and Implementation
    Brackenbury, Linda E. M.
    Plana, Luis A.
    Pepper, Jeffrey
    IEEE TRANSACTIONS ON EDUCATION, 2010, 53 (02) : 272 - 281
  • [44] A Diagnosis Method For System-On-Chip
    Benabboud, Y.
    Bosio, A.
    Riewer, O.
    PRIME: PROCEEDINGS OF THE CONFERENCE 2009 PHD RESEARCH IN MICROELECTRONICS AND ELECTRONICS, 2009, : 276 - +
  • [45] A System-on-Chip for smart sensors
    de Castro, A
    Chaquet, JM
    Morejon, E
    Riesgo, T
    Uceda, J
    ISIE 2002: PROCEEDINGS OF THE 2002 IEEE INTERNATIONAL SYMPOSIUM ON INDUSTRIAL ELECTRONICS, VOLS 1-4, 2002, : 595 - 599
  • [46] System-on-chip: Reuse and integration
    Saleh, Resve
    Wilton, Steve
    Mirabbasi, Shahriar
    Hu, Alan
    Greenstreet, Mark
    Lemieux, Guy
    Pande, Partha Pratim
    Grecu, Cristian
    Ivanov, Andre
    PROCEEDINGS OF THE IEEE, 2006, 94 (06) : 1050 - 1069
  • [47] System-on-chip (SoC) Medicine
    Leong, Wai Yie
    Leong, Yuan Zhi
    Leong, Wai San
    2024 IEEE INTERNATIONAL WORKSHOP ON ELECTROMAGNETICS: APPLICATIONS AND STUDENT INNOVATION COMPETITION, IWEM 2024, 2024,
  • [48] A UML for a multiprocessor system-on-chip
    Bique, Stephen
    WMSCI 2006: 10TH WORLD MULTI-CONFERENCE ON SYSTEMICS, CYBERNETICS AND INFORMATICS, VOL IV, PROCEEDINGS, 2006, : 218 - 223
  • [49] Rapid Cycle-Accurate Simulator for High-Level Synthesis
    Chi, Yuze
    Choi, Young-kyu
    Cong, Jason
    Wang, Jie
    PROCEEDINGS OF THE 2019 ACM/SIGDA INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE GATE ARRAYS (FPGA'19), 2019, : 178 - 183
  • [50] Gamification of System-on-Chip Design
    Hamalainen, Timo D.
    Salminen, Erno
    2014 INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP (SOC), 2014,