High-Level System-on-Chip Simulator

被引:0
|
作者
Orlov, Aleksandr [1 ]
Syschikov, Alexey [1 ]
机构
[1] State Univ Aerosp Instrumentat, St Petersburg, Russia
来源
PROCEEDINGS OF THE 11TH CONFERENCE OF OPEN INNOVATIONS ASSOCIATION FRUCT | 2012年
关键词
systems on chip; SoC; high-level simulator;
D O I
暂无
中图分类号
TN [电子技术、通信技术];
学科分类号
0809 ;
摘要
A high-level simulation is a significant part of the multicore system-on-chip (SoC) software development process. It allows executing programs and performing functional debugging on the high-level model of the SoC without going into details of SoC heterogeneous cores: a specific command set, a processes interaction, a communication system specifics etc. The high-level simulation is also a necessary part of the SW/HW co-design tool flows. This paper presents the developed high-level SoC simulator. This simulator allows executing coarse-grain programs in the configurable SoC-style distributed environment with heterogeneous processing elements and an interconnection. A parallel data-processing workload (SoC program) is been defining as a scheme of interacting processes with a C/C++ implementation and specific characteristics. Various simulation statistics allows investigating characteristics of a developed program (maximal parallelism levels, computation space requirements, amounts of interaction data), abilities of SoC architecture to perform such workload (processing elements and communication system occupation, buffers size distribution, queues etc.) and characteristics of program execution (processing time, latencies, constraints).
引用
收藏
页码:136 / 142
页数:7
相关论文
共 50 条
  • [21] System-level simulation environment for system-on-chip design
    Darmstadt Univ of Technology, Darmstadt, Germany
    Proc Annu IEEE Int ASIC Conf Exhib, (58-62):
  • [22] A system-level multiprocessor system-on-chip modeling framework
    Virk, K
    Madsen, J
    2004 INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP, PROCEEDINGS, 2004, : 81 - 84
  • [23] Survey on transaction level modeling for system-on-chip design
    Department of Computer Science and Technology, Tsinghua University, Beijing 100084, China
    Jisuanji Fuzhu Sheji Yu Tuxingxue Xuebao, 2007, 11 (1365-1372):
  • [24] INTERACTIVE ROBOT SIMULATOR FOR HIGH-LEVEL TASKS
    KITAJIMA, K
    COMPUTER-AIDED DESIGN, 1988, 20 (02) : 93 - 99
  • [25] Study of System-on-Chip Devices to Implement Embedded Real-Time Simulators of Modular Multi-Level Converters Using High-Level Synthesis Tools
    Tormo, D.
    Vidal-Alhalate, R.
    Idkhajine, L.
    Monmasson, E.
    Blasco-Gimenez, R.
    2018 IEEE INTERNATIONAL CONFERENCE ON INDUSTRIAL TECHNOLOGY (ICIT), 2018, : 1447 - 1452
  • [26] Concurrent System Level Test (CSLT) Methodology for Complex System-on-Chip
    Tipparthi, Dilip Kumar Reddy
    Kumar, Karthik Krishna
    2014 IEEE 16TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2014, : 196 - 199
  • [27] System level modelling of reconfigurable FFT architecture for system-on-chip design
    Ahmadinia, Ali
    Ahmad, Balal
    Arslan, Tughrul
    NASA/ESA CONFERENCE ON ADAPTIVE HARDWARE AND SYSTEMS, PROCEEDINGS, 2007, : 169 - +
  • [28] Random testing for system-level functional verification of system-on-chip
    Ma Qinsheng
    Cao Yang
    Yang Jun
    Wang Min
    JOURNAL OF SYSTEMS ENGINEERING AND ELECTRONICS, 2009, 20 (06) : 1378 - 1383
  • [29] Random testing for system-level functional verification of system-on-chip
    Ma Qinsheng 1
    2.State Key Lab.of Software Engineering
    3.Second Dept.
    JournalofSystemsEngineeringandElectronics, 2009, 20 (06) : 1378 - 1383
  • [30] System-on-chip choices
    Tran, T
    Frantz, G
    Peng, C
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2003, : 259 - 260