共 50 条
- [33] An All-Digital PLL Synthesized from a Digital Standard Cell Library in 65nm CMOS 2011 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2011,
- [34] A Novel Clock and Data Recovery Scheme for 10Gbps Source Synchronous Receiver in 65nm CMOS 2012 IEEE 55TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2012, : 932 - 935
- [37] A 10Gbps Half-Rate Digital Clock and Data Recovery Circuit for 60GHz Receiver in 65nm CMOS 2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 554 - 556
- [38] 1/4 W optical receiver and clock recovery circuit for Gb/s digital fiberoptic links 1996 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM DIGEST, VOLS 1-3, 1996, : 891 - 894
- [39] A wide-range all-digital duty-cycle corrector with output clock phase alignment in 65 nm CMOS technology IEICE ELECTRONICS EXPRESS, 2011, 8 (15): : 1245 - 1251