A 22 to 26.5 Gb/s Optical Receiver With All-Digital Clock and Data Recovery in a 65 nm CMOS Process

被引:42
|
作者
Chu, Sang-Hyeok [1 ,2 ]
Bae, Woorham [1 ,2 ]
Jeong, Gyu-Seob [1 ,2 ]
Jang, Sungchun [1 ,2 ]
Kim, Sungwoo [1 ,2 ]
Joo, Jiho [3 ]
Kim, Gyungock [3 ]
Jeong, Deog-Kyoon [1 ,2 ]
机构
[1] Seoul Natl Univ, Dept Elect & Comp Engn, Seoul 151742, South Korea
[2] Seoul Natl Univ, Interuniv Semicond Res Ctr, Seoul 151742, South Korea
[3] Elect & Telecommun Res Inst, Taejon 305700, South Korea
关键词
All-digital clock and data recovery (AD-CDR); LC oscillator; limiting amplifier (LA); optical receiver; quadrature digitally controlled oscillator (QDCO); transimpedance amplifier (TIA); TRANSIMPEDANCE AMPLIFIER; FRONT-END; TRANSCEIVER; TECHNOLOGY; DESIGN; NOISE;
D O I
10.1109/JSSC.2015.2465843
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a 22 to 26.5 Gb/s optical receiver with an all-digital clock and data recovery (AD-CDR) fabricated in a 65 nm CMOS process. The receiver consists of an optical front-end and a half-rate bang-bang clock and data recovery circuit. The optical front-end achieves low power consumption by using inverter-based amplifiers and realizes sufficient bandwidth by applying several bandwidth extension techniques. In addition, in order to minimize additional jitter at the front-end, not only magnitude and bandwidth but also group-delay responses are considered. The AD-CDR employs an LC quadrature digitally controlled oscillator (LC-QDCO) to achieve a high phase noise figure-of-merit at tens of gigahertz. The recovered clock jitter is 1.28 ps(rms) and the measured jitter tolerance exceeds the tolerance mask specified in IEEE 802.3ba. The receiver sensitivity is 106 and 184 mu A(pk-pk) for a bit error rate of at 10(-12) at data rates of 25 and 26.5 Gb/s, respectively. The entire receiver chip occupies an active die area of 0.75 mm(2) and consumes 254 mW at a data rate of 26.5 Gb/s. The energy efficiencies of the front-end and entire receiver at 26.5 Gb/s are 1.35 and 9.58 pJ/bit, respectively.
引用
收藏
页码:2603 / 2612
页数:10
相关论文
共 50 条
  • [31] Demonstration of all-digital burst clock and data recovery for symmetrical 50 Gb/s/?PON based on low-bandwidth optics
    Zhang, Jiao
    Zhou, Qingyi
    Zhu, Min
    Hua, Bingchang
    Lei, Mingzheng
    Cai, Yuancheng
    Tian, Liang
    Zou, Yucong
    OPTICS COMMUNICATIONS, 2022, 516
  • [32] A 1.8-pJ/b, 12.5-25-Gb/s Wide Range All-Digital Clock and Data Recovery Circuit
    Verbeke, Marijn
    Rombouts, Pieter
    Ramon, Hannes
    Moeneclaey, Bart
    Yin, Xin
    Bauwelinck, Johan
    Torfs, Guy
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2018, 53 (02) : 470 - 483
  • [33] An All-Digital PLL Synthesized from a Digital Standard Cell Library in 65nm CMOS
    Park, Youngmin
    Wentzloff, David D.
    2011 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2011,
  • [34] A Novel Clock and Data Recovery Scheme for 10Gbps Source Synchronous Receiver in 65nm CMOS
    Huang, Ke
    Wang, Ziqiang
    Zheng, Xuqiang
    Ma, Xuan
    Yu, Kunzhi
    Zhang, Chun
    Wang, Zhihua
    2012 IEEE 55TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2012, : 932 - 935
  • [35] All-optical clock recovery from NRZ data of 10 Gb s
    Lee, HK
    Ahn, JT
    Jeon, MY
    Lim, KH
    Lim, DS
    Lee, CH
    IEEE PHOTONICS TECHNOLOGY LETTERS, 1999, 11 (06) : 730 - 732
  • [36] A 1.45 GHz All-Digital Spread Spectrum Clock Generator in 65nm CMOS for Synchronization-Free SoC Applications
    De Caro, Davide
    Di Meo, Gennaro
    Napoli, Ettore
    Petra, Nicola
    Strollo, Antonio Giuseppe Maria
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2020, 67 (11) : 3839 - 3852
  • [37] A 10Gbps Half-Rate Digital Clock and Data Recovery Circuit for 60GHz Receiver in 65nm CMOS
    Liu, Zhi-Ran
    Zheng-Song
    Wu, Ying-Hang
    Li, Yu-Tian
    Chi, Bao-Yong
    2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 554 - 556
  • [38] 1/4 W optical receiver and clock recovery circuit for Gb/s digital fiberoptic links
    Daryoush, AS
    Zhang, X
    Lin, JY
    1996 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM DIGEST, VOLS 1-3, 1996, : 891 - 894
  • [39] A wide-range all-digital duty-cycle corrector with output clock phase alignment in 65 nm CMOS technology
    Chung, Ching-Che
    Sheng, Duo
    Shen, Sung-En
    IEICE ELECTRONICS EXPRESS, 2011, 8 (15): : 1245 - 1251
  • [40] 7.4 Gb/s 6.8 mW Source Synchronous Receiver in 65 nm CMOS
    Hossain, Masum
    Carusone, Anthony Chan
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (06) : 1337 - 1348