Impact of three-dimensional architectures on interconnects in gigascale integration

被引:46
|
作者
Joyner, JW [1 ]
Venkatesan, R [1 ]
Zarkesh-Ha, P [1 ]
Davis, JA [1 ]
Meindl, JD [1 ]
机构
[1] Georgia Inst Technol, Sch Elect & Comp Engn, Microelect Res Ctr, Atlanta, GA 30332 USA
关键词
interconnections; modeling; multilevel systems; system analysis and design; system-level interconnect prediction; three-dimensional (3-D) architecture; wire-length distribution;
D O I
10.1109/92.974905
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
An interconnect distribution model for homogeneous, three-dimensional (3-D) architectures with variable separation of strata is presented. Three-dimensional architectures offer an opportunity to reduce the length of the longest interconnects, The separation of strata has little impact on the length of interconnects but a large impact on the number of interstratal interconnects. Using a multilevel interconnect methodology for an ITRS 2005 100 nm ASIC, a two-strata architecture offers a 3.9 x increase in wire-limited clock frequency, an 84% decrease in wire-limited area or a 25% decrease in the number of metal levels required. In practice, however, such fabrication advances as improved alignment tolerances in wafer-bonding techniques are needed to gain key advantages stemming from 3-D architectures for homogeneous gigascale integrated circuits.
引用
收藏
页码:922 / 928
页数:7
相关论文
共 50 条
  • [41] Interconnection technology for three-dimensional integration
    Mitsuhashi, Katsunori, 1600, (28):
  • [42] Three-dimensional integration of plasmonics and nanoelectronics
    Yang Liu
    Jiasen Zhang
    Lian-Mao Peng
    Nature Electronics, 2018, 1 : 644 - 651
  • [43] Three-dimensional integration in silicon electronics
    Tiwari, S
    Kim, HS
    Kim, S
    Kumar, A
    Liu, CC
    Xue, L
    IEEE LESTER EASTMAN CONFERENCE ON HIGH PERFORMANCE DEVICES, PROCEEDINGS, 2002, : 24 - 33
  • [44] Three-dimensional integration: An industry perspective
    Iyer, Subramanian S.
    MRS BULLETIN, 2015, 40 (03) : 225 - 232
  • [45] An overview of three-dimensional integration and FPGAs
    Lecture Notes in Electrical Engineering, 2015, 350
  • [46] Three-Dimensional Integration: A Tutorial for Designers
    Iyer, Subramanian S.
    Kirihata, Toshiaki
    IEEE Solid-State Circuits Magazine, 2015, 7 (04): : 63 - 74
  • [47] Interconnection technology for three-dimensional integration
    Mitsuhashi, Katsunori
    Yamazaki, Osamu
    Inoue, Atsuhisa
    Shimizu, Shin
    Ohtake, Koui
    Koba, Masayoshi
    Shapu Giho/Sharp Technical Journal, 1989, (42): : 37 - 44
  • [48] Three-dimensional integration: An industry perspective
    Subramanian S. Iyer
    MRS Bulletin, 2015, 40 : 225 - 232
  • [49] Through-wafer copper electroplating for three-dimensional interconnects
    Nguyen, NT
    Boellaard, E
    Pham, NP
    Kutchoukov, VG
    Craciun, G
    Sarro, PM
    JOURNAL OF MICROMECHANICS AND MICROENGINEERING, 2002, 12 (04) : 395 - 399
  • [50] Three-Dimensional Assembled MXene Architectures in Biomedical Innovations
    Cai, Yuting
    Li, Yaxuan
    Du, Yuxuan
    de Barros, Natan Roberto
    Galligan, Patrick Ryan
    Liu, Zhenjing
    Li, Yuyin
    Wong, Hoilun
    Zhang, Kenan
    Khoseavi, Safoora
    Kouchehbaghi, Negar Hosseinzadeh
    Zhu, Yangzhi
    Luo, Zhengtang
    CHEMISTRY OF MATERIALS, 2024, 36 (19) : 9234 - 9258