Impact of three-dimensional architectures on interconnects in gigascale integration

被引:46
|
作者
Joyner, JW [1 ]
Venkatesan, R [1 ]
Zarkesh-Ha, P [1 ]
Davis, JA [1 ]
Meindl, JD [1 ]
机构
[1] Georgia Inst Technol, Sch Elect & Comp Engn, Microelect Res Ctr, Atlanta, GA 30332 USA
关键词
interconnections; modeling; multilevel systems; system analysis and design; system-level interconnect prediction; three-dimensional (3-D) architecture; wire-length distribution;
D O I
10.1109/92.974905
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
An interconnect distribution model for homogeneous, three-dimensional (3-D) architectures with variable separation of strata is presented. Three-dimensional architectures offer an opportunity to reduce the length of the longest interconnects, The separation of strata has little impact on the length of interconnects but a large impact on the number of interstratal interconnects. Using a multilevel interconnect methodology for an ITRS 2005 100 nm ASIC, a two-strata architecture offers a 3.9 x increase in wire-limited clock frequency, an 84% decrease in wire-limited area or a 25% decrease in the number of metal levels required. In practice, however, such fabrication advances as improved alignment tolerances in wafer-bonding techniques are needed to gain key advantages stemming from 3-D architectures for homogeneous gigascale integrated circuits.
引用
收藏
页码:922 / 928
页数:7
相关论文
共 50 条
  • [31] Three-dimensional zinc phosphates with open architectures
    Neeraj, S
    Natarajan, S
    CHEMISTRY OF MATERIALS, 2000, 12 (09) : 2753 - 2762
  • [32] Three-dimensional discrete wavelet transform architectures
    Weeks, M
    Bayoumi, MA
    IEEE TRANSACTIONS ON SIGNAL PROCESSING, 2002, 50 (08) : 2050 - 2063
  • [33] Stretchable copper interconnects with three-dimensional coiled structures
    Park, Chan Woo
    Jung, Soon Won
    Lim, Sang Chul
    Oh, Ji-Young
    Na, Bock Soon
    Lee, Sang Seok
    Chu, Hye Yong
    Koo, Jae Bon
    JOURNAL OF MICROMECHANICS AND MICROENGINEERING, 2013, 23 (12)
  • [34] Multiwafer vertical interconnects for three-dimensional integrated circuits
    Lahiji, Rosa R.
    Herrick, Katherine J.
    Lee, Yongshik
    Margomenos, Alexandros
    Mohammadi, Saeed
    Katehi, Linda P. B.
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2006, 54 (06) : 2699 - 2706
  • [35] Three-dimensional optical interconnects by stacked ARROW waveguides
    Asakawa, S.
    Kokubun, Y.
    Ohyama, M.
    Baba, T.
    Electronics Letters, 1993, 29 (16): : 1485 - 1486
  • [36] Performance analysis of single-walled carbon nanotube bundle interconnects for three-dimensional integration applications
    Qian, Libo
    Zhu, Zhangming
    Ding, Ruixue
    Yang, Yintang
    MICRO & NANO LETTERS, 2013, 8 (01) : 56 - 58
  • [37] Abnormal contact resistance reduction of bonded copper interconnects in three-dimensional integration during current stressing
    Chen, KN
    Tan, CS
    Fan, A
    Reif, R
    APPLIED PHYSICS LETTERS, 2005, 86 (01) : 011903 - 1
  • [38] Three-Dimensional Flexible-Module Placement for Stacked Three-Dimensional Integration
    Noguchi, Tomohiro
    Hindawi, Omran
    Kaneko, Mineo
    2022 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 22), 2022, : 3260 - 3264
  • [39] Optimal n-tier multilevel interconnect architectures for gigascale integration (GSI)
    Venkatesan, R
    Davis, JA
    Bowman, KA
    Meindl, JD
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2001, 9 (06) : 899 - 912
  • [40] Three-dimensional integration of plasmonics and nanoelectronics
    Liu, Yang
    Zhang, Jiasen
    Peng, Lian-Mao
    NATURE ELECTRONICS, 2018, 1 (12): : 644 - 651