Impact of three-dimensional architectures on interconnects in gigascale integration

被引:46
|
作者
Joyner, JW [1 ]
Venkatesan, R [1 ]
Zarkesh-Ha, P [1 ]
Davis, JA [1 ]
Meindl, JD [1 ]
机构
[1] Georgia Inst Technol, Sch Elect & Comp Engn, Microelect Res Ctr, Atlanta, GA 30332 USA
关键词
interconnections; modeling; multilevel systems; system analysis and design; system-level interconnect prediction; three-dimensional (3-D) architecture; wire-length distribution;
D O I
10.1109/92.974905
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
An interconnect distribution model for homogeneous, three-dimensional (3-D) architectures with variable separation of strata is presented. Three-dimensional architectures offer an opportunity to reduce the length of the longest interconnects, The separation of strata has little impact on the length of interconnects but a large impact on the number of interstratal interconnects. Using a multilevel interconnect methodology for an ITRS 2005 100 nm ASIC, a two-strata architecture offers a 3.9 x increase in wire-limited clock frequency, an 84% decrease in wire-limited area or a 25% decrease in the number of metal levels required. In practice, however, such fabrication advances as improved alignment tolerances in wafer-bonding techniques are needed to gain key advantages stemming from 3-D architectures for homogeneous gigascale integrated circuits.
引用
收藏
页码:922 / 928
页数:7
相关论文
共 50 条
  • [1] Integration of Nanomaterials into Three-Dimensional Vertical Architectures
    Wang, Jiaying
    Wagner, Stefan
    Chen, Wenjun
    Shi, Yuesong
    Ndao, Abdoulaye
    Li, Leon
    Kante, Boubacar
    Sirbuly, Donald
    Lemme, Max C.
    Vazquez-Mena, Oscar
    ACS APPLIED MATERIALS & INTERFACES, 2018, 10 (34) : 28262 - 28268
  • [2] Exploring microprocessor architectures for Gigascale Integration
    Codrescu, L
    Deb-Pant, M
    Taha, T
    Eble, J
    Wills, S
    Meindl, J
    20TH ANNIVERSARY CONFERENCE ON ADVANCED RESEARCH IN VLSI, PROCEEDINGS, 1999, : 242 - 255
  • [3] Three-dimensional architectures
    Alderman, R
    ELECTRONIC DESIGN, 1997, 45 (27) : 110 - 110
  • [4] Three-dimensional waveguide interconnects for scalable integration of photonic neural networks
    Moughames, Johnny
    Porte, Xavier
    Thiel, Michael
    Ulliac, Gwenn
    Larger, Laurent
    Jacquot, Maxime
    Kadic, Muamer
    Brunner, Daniel
    OPTICA, 2020, 7 (06): : 640 - 646
  • [5] Contact resistance measurement of bonded copper interconnects for three-dimensional integration technology
    Chen, KN
    Fan, A
    Tan, CS
    Reif, R
    IEEE ELECTRON DEVICE LETTERS, 2004, 25 (01) : 10 - 12
  • [6] Three-dimensional graphene architectures
    Li, Chun
    Shi, Gaoquan
    NANOSCALE, 2012, 4 (18) : 5549 - 5563
  • [7] Three-dimensional battery architectures
    Long, JW
    Dunn, B
    Rolison, DR
    White, HS
    CHEMICAL REVIEWS, 2004, 104 (10) : 4463 - 4492
  • [8] Optical interconnects - Light pipes seen as path to gigascale integration
    Jones-Bey, HA
    LASER FOCUS WORLD, 2006, 42 (05): : 24 - +
  • [9] Analysis and optimization of shielded RLC global interconnects for gigascale integration
    Jiang, L.-L.
    Mao, J.-F.
    Tang, M.
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2007, 94 (03) : 263 - 276
  • [10] Carbon-Nanotube Through-Silicon Via Interconnects for Three-Dimensional Integration
    Wang, Teng
    Jeppson, Kejll
    Ye, Lilei
    Liu, Johan
    SMALL, 2011, 7 (16) : 2313 - 2317