Gate-level body biasing for subthreshold logic circuits: analytical modeling and design guidelines

被引:9
|
作者
Albano, D. [1 ]
Lanuzza, M. [1 ]
Taco, R. [1 ]
Crupi, F. [1 ]
机构
[1] Univ Calabria, Dept Comp Sci Modeling Elect & Syst Engn, I-87036 Arcavacata Di Rende, Italy
关键词
forward body biasing; subthreshold design; digital circuits; ultra-low voltage; CMOS LOGIC; PROCESSOR; PERFORMANCE;
D O I
10.1002/cta.2016
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Gate-level body biasing provides an attractive solution to increase speed and robustness against process and temperature variations while maintaining energy efficiency. In this paper, the behavior of basic logic gates, designed according to the proposed design technique, is analytically examined with the main purpose of furnishing important guidelines to design efficient subthreshold digital circuits. Our modeling has been fully validated by comparing the predicted results with SPICE simulations performed for a commercial 45-nm complementary metal oxide semiconductor technology. Considering process, temperature and loading capacitance variations, the delay of an inverter is predicted with a maximum error lower than 16.5%. Even better results are obtained when our modeling is applied to more complex logic gates. Under process, loading capacitance and temperature variations, the delay of NAND2 and NOR2 logic gates is always predicted with an error below 10%. Good agreement between the predicted and simulated results makes our modeling a valuable support during the circuit design phase. Copyright (c) 2014 John Wiley & Sons, Ltd.
引用
收藏
页码:1523 / 1540
页数:18
相关论文
共 50 条
  • [1] Dynamic Gate-level Body Biasing for Subthreshold Digital Design
    Lanuzza, Marco
    Taco, Ramiro
    Albano, Domenico
    [J]. 2014 IEEE 5TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS AND SYSTEMS (LASCAS), 2014,
  • [2] A new gate-level body biasing technique for PMOS transistors in subthreshold CMOS circuits
    Elgharbawy, W
    Golconda, P
    Kumar, A
    Bayoumi, M
    [J]. 2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 4697 - 4700
  • [3] Diagnosis method for single logic design errors in gate-level combinational circuits
    NEC Corp, Kanagawa, Japan
    [J]. Systems and Computers in Japan, 1997, 28 (06): : 30 - 38
  • [4] Design and Applications of Approximate Circuits by Gate-Level Pruning
    Schlachter, Jeremy
    Camus, Vincent
    Palem, Krishna V.
    Enz, Christian
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (05) : 1694 - 1702
  • [5] Evolutionary design of gate-level polymorphic digital circuits
    Sekanina, L
    [J]. APPLICATIONS OF EVOLUTIONARY COMPUTING, PROCEEDINGS, 2005, 3449 : 185 - 194
  • [6] Design and Optimization of Asynchronous Circuits with Gate-level Pipelining
    Ikeda, Makoto
    [J]. PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
  • [7] Gate-level body biasing technique for high-speed sub-threshold CMOS logic gates
    Corsonello, P.
    Lanuzza, M.
    Perri, S.
    [J]. INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2014, 42 (01) : 65 - 70
  • [8] Use of the Modification of the Petri Nets Algorithm for the Logic Simulation of Gate-Level Logic Circuits
    Bulakh D.A.
    Kazennov G.G.
    Lapin A.V.
    [J]. Russian Microelectronics, 2018, 47 (7) : 522 - 525
  • [9] Gate-level simulation of quantum circuits
    Viamontes, GF
    Rajagopalan, M
    Markov, IL
    Hayes, JP
    [J]. ASP-DAC 2003: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, 2003, : 295 - 301
  • [10] Gate-level simulation of quantum circuits
    Viamontes, GF
    Rajagopalan, M
    Markov, IL
    Hayes, JP
    [J]. QUANTUM COMMUNICATION, MEASUREMENT AND COMPUTING, PROCEEDINGS, 2003, : 311 - 314