Dynamic Gate-level Body Biasing for Subthreshold Digital Design

被引:10
|
作者
Lanuzza, Marco [1 ]
Taco, Ramiro [1 ]
Albano, Domenico [1 ]
机构
[1] Univ Calabria, Dept Informat Modeling Elect & Syst Engn, I-87036 Arcavacata Di Rende, Italy
关键词
VOLTAGE DESIGNS; LOGIC;
D O I
10.1109/LASCAS.2014.6820278
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Dynamic gate-level body biasing has been recently proposed as an alternative design methodology for subthreshold logic gates. According to this approach, a simple body biasing circuit, embedded in the logic gate, is exploited to change dynamically the threshold voltage of transistors on the basis of the gate status. This allows fast gate switching, while maintaining high energy efficiency. In this work, the proposed technique is exploited to design a low voltage mirror full-adder. When implemented in a 45 nm commercial technology, the designed circuit is 2 and 1.3 times faster than its standard CMOS and DTMOS counterparts. This is achieved while maintaining the lowest total energy per operation consumption and robustness against temperature and process variations.
引用
收藏
页数:4
相关论文
共 50 条
  • [1] Gate-level body biasing for subthreshold logic circuits: analytical modeling and design guidelines
    Albano, D.
    Lanuzza, M.
    Taco, R.
    Crupi, F.
    [J]. INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2015, 43 (11) : 1523 - 1540
  • [2] A new gate-level body biasing technique for PMOS transistors in subthreshold CMOS circuits
    Elgharbawy, W
    Golconda, P
    Kumar, A
    Bayoumi, M
    [J]. 2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 4697 - 4700
  • [3] Evolutionary design of gate-level polymorphic digital circuits
    Sekanina, L
    [J]. APPLICATIONS OF EVOLUTIONARY COMPUTING, PROCEEDINGS, 2005, 3449 : 185 - 194
  • [4] Digital filter design at gate-level using evolutionary algorithms
    Miller, JF
    [J]. GECCO-99: PROCEEDINGS OF THE GENETIC AND EVOLUTIONARY COMPUTATION CONFERENCE, 1999, : 1127 - 1134
  • [5] Gate-level body biasing technique for high-speed sub-threshold CMOS logic gates
    Corsonello, P.
    Lanuzza, M.
    Perri, S.
    [J]. INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2014, 42 (01) : 65 - 70
  • [6] Reducing the Number of Transistors in Digital Circuits Using Gate-Level Evolutionary Design
    Gajda, Zbysek
    Sekanina, Lukas
    [J]. GECCO 2007: GENETIC AND EVOLUTIONARY COMPUTATION CONFERENCE, VOL 1 AND 2, 2007, : 245 - 252
  • [7] BLOX ELIMINATES GATE-LEVEL DESIGN FOR FPGAS
    TUCK, B
    [J]. COMPUTER DESIGN, 1991, 30 (14): : 136 - 136
  • [8] Novel Dynamic State-Deflection Method for Gate-Level Design Obfuscation
    Dofe, Jaya
    Yu, Qiaoyan
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2018, 37 (02) : 273 - 285
  • [9] Optimal Design on Asynchronous System with Gate-level Pipelining
    Tamura, Masato
    Ito, Atsushi
    Ikeda, Makoto
    [J]. PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
  • [10] Design and Applications of Approximate Circuits by Gate-Level Pruning
    Schlachter, Jeremy
    Camus, Vincent
    Palem, Krishna V.
    Enz, Christian
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (05) : 1694 - 1702