A Next-Generation Cryogenic Processor Architecture

被引:10
|
作者
Byun, Ilkwon [1 ]
Min, Dongmoon [1 ]
Lee, Gyuhyeon [1 ]
Na, Seongmin [1 ]
Kim, Jangwoo [1 ]
机构
[1] Seoul Natl Univ, Dept Elect Comp Engn, Seoul 08826, South Korea
基金
新加坡国家研究基金会;
关键词
D O I
10.1109/MM.2021.3070133
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Cryogenic computing can achieve high performance and power efficiency by dramatically reducing the device's leakage power and wire resistance at low temperatures. Recent advances in cryogenic computing focus on developing cryogenic-optimal cache and memory devices to overcome memory capacity, latency, and power walls. However, little research has been conducted to develop a cryogenic-optimal core architecture even with its high potentials in performance, power, and area efficiency. In this article, we first develop CryoCore-Model, a cryogenic processor modeling framework that can accurately estimate the maximum clock frequency of processor models running at 77 K. Next, driven by the modeling tool, we design CryoCore, a 77 K-optimal core microarchitecture to maximize the core's performance and area efficiency while minimizing the cooling cost. The proposed cryogenic processor architecture, in this article, achieves the large performance improvement and power reduction and, thus, contributes to the future of high-performance and power-efficient computer systems.
引用
收藏
页码:80 / 86
页数:7
相关论文
共 50 条
  • [41] Next-Generation Virtual Worlds Architecture, Status, and Directions
    Thompson, Craig W.
    IEEE INTERNET COMPUTING, 2011, 15 (01) : 60 - 65
  • [42] A Next-Generation Core Network Architecture for Mobile Networks
    Forte, Andrea G.
    Wang, Wei
    Veltri, Luca
    Ferrari, Gianluigi
    FUTURE INTERNET, 2019, 11 (07):
  • [43] Next-generation wireless data services: Architecture and experience
    Chan, MC
    Woo, TYC
    IEEE PERSONAL COMMUNICATIONS, 1999, 6 (01): : 20 - 33
  • [44] A Scalable Hierarchically Distributed Architecture for Next-Generation Applications
    Hemanth Kumar Ravuri
    Maria Torres Vega
    Jeroen van der Hooft
    Tim Wauters
    Filip De Turck
    Journal of Network and Systems Management, 2022, 30
  • [45] Backbone network architecture of the next-generation computer network
    Watanabe, Naoya
    Ichikawa, Hiroyuki
    Aramomi, Jun
    Tanikawa, Masaki
    Hara, Hiroyuki
    Kato, Shin-ichi
    Kitazume, Hideo
    Murayama, Jun-ichi
    NTT R and D, 1998, 47 (04): : 435 - 444
  • [46] TELECOMMUNICATION SERVICE SOFTWARE ARCHITECTURE FOR NEXT-GENERATION NETWORKS
    RAGUIDEAU, N
    MARUYAMA, K
    KUBOTA, M
    IEICE TRANSACTIONS ON COMMUNICATIONS, 1994, E77B (11) : 1295 - 1303
  • [47] Architecture of Next-Generation E-Commerce Platform
    Yadong Huang
    Yueting Chai
    Yi Liu
    Jianping Shen
    Tsinghua Science and Technology, 2019, 24 (01) : 18 - 29
  • [48] Next-generation base station radio frequency architecture
    Fischer, Georg
    BELL LABS TECHNICAL JOURNAL, 2007, 12 (02) : 3 - 18
  • [49] Mitigating the Dark Silicon Phenomenon on Next-Generation Network Processor Architectures
    Roy, Sourav
    2015 IEEE International Symposium on Nanoelectronic and Information Systems, 2015, : 124 - 124
  • [50] MoNET: Media over net gateway processor for next-generation network
    Elabd, H
    Sundar, R
    Dedes, J
    MEDIA PROCESSORS 2002, 2002, 4674 : 91 - 101