A Next-Generation Cryogenic Processor Architecture

被引:10
|
作者
Byun, Ilkwon [1 ]
Min, Dongmoon [1 ]
Lee, Gyuhyeon [1 ]
Na, Seongmin [1 ]
Kim, Jangwoo [1 ]
机构
[1] Seoul Natl Univ, Dept Elect Comp Engn, Seoul 08826, South Korea
基金
新加坡国家研究基金会;
关键词
D O I
10.1109/MM.2021.3070133
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Cryogenic computing can achieve high performance and power efficiency by dramatically reducing the device's leakage power and wire resistance at low temperatures. Recent advances in cryogenic computing focus on developing cryogenic-optimal cache and memory devices to overcome memory capacity, latency, and power walls. However, little research has been conducted to develop a cryogenic-optimal core architecture even with its high potentials in performance, power, and area efficiency. In this article, we first develop CryoCore-Model, a cryogenic processor modeling framework that can accurately estimate the maximum clock frequency of processor models running at 77 K. Next, driven by the modeling tool, we design CryoCore, a 77 K-optimal core microarchitecture to maximize the core's performance and area efficiency while minimizing the cooling cost. The proposed cryogenic processor architecture, in this article, achieves the large performance improvement and power reduction and, thus, contributes to the future of high-performance and power-efficient computer systems.
引用
收藏
页码:80 / 86
页数:7
相关论文
共 50 条
  • [31] Next-Generation Optical Network Architecture and Multidomain Issues
    Berthold, Joseph E.
    Ong, Lyndon Y.
    PROCEEDINGS OF THE IEEE, 2012, 100 (05) : 1130 - 1139
  • [32] Inverse geometry CT: The next-generation CT architecture
    De Man, Bruno
    Basu, Samit
    Fitzgerald, Paul
    Harrison, Dan
    Iatrou, Maria
    Khare, Kedar
    LeBlanc, James
    Senzig, Bob
    Wilson, Colin
    Yin, Zhye
    Pelc, Norbert
    2007 IEEE NUCLEAR SCIENCE SYMPOSIUM CONFERENCE RECORD, VOLS 1-11, 2007, : 2715 - +
  • [33] A fraud management system architecture for next-generation networks
    Bella, M. A. Bihina
    Eloff, J. H. P.
    Olivier, M. S.
    FORENSIC SCIENCE INTERNATIONAL, 2009, 185 (1-3) : 51 - 58
  • [34] The next-generation ATM switching architecture for multimedia communications
    Yashiro, Z
    Tanaka, T
    Doi, Y
    IEICE TRANSACTIONS ON COMMUNICATIONS, 1998, E81B (02) : 209 - 214
  • [35] Backbone network architecture for the next-generation computer networks
    Watanabe, NA
    Ichikawa, H
    Aramomi, J
    Tanikawa, M
    Hara, H
    Kato, S
    Kitazume, H
    Murayama, J
    NTT REVIEW, 1998, 10 (04): : 121 - 131
  • [36] ENGINE access ramp - the next-generation access architecture
    Andersson, Jan-Olof
    Linder, Peter
    Ericsson Review (English Edition), 2000, 77 (03): : 136 - 147
  • [37] Signal transmission and coding architecture for next-generation Ethernet
    Toyoda, H
    Nishi, H
    Nishimura, S
    Kanai, H
    Harasawa, K
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2003, E86D (11) : 2317 - 2324
  • [38] A Survey on Next-generation Power Grid Data Architecture
    You, Shutang
    Zhu, Lin
    Liu, Yong
    Liu, Hesen
    Liu, Yilu
    Shankar, Mallikarjun
    Robertson, Russell
    King, Tom
    2015 IEEE POWER & ENERGY SOCIETY GENERAL MEETING, 2015,
  • [39] Router plugins: A software architecture for next-generation routers
    Decasper, D
    Dittia, Z
    Parulkar, G
    Plattner, B
    IEEE-ACM TRANSACTIONS ON NETWORKING, 2000, 8 (01) : 2 - 15
  • [40] Architecture of Next-Generation E-Commerce Platform
    Huang, Yadong
    Chai, Yueting
    Liu, Yi
    Shen, Jianping
    TSINGHUA SCIENCE AND TECHNOLOGY, 2019, 24 (01) : 18 - 29