Time-interleaved Delta-Sigma modulators using zero-insertion interpolation

被引:0
|
作者
Kozak, M [1 ]
Kale, I [1 ]
机构
[1] Univ Westminster, Dept Elect Syst, London W1M 8JS, England
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
One way to increase the conversion bandwidth of Delta-Sigma (Delta Sigma) converters is to exploit the Time-Interleaving technique. In this paper, we propose a novel Time-Interleaving concept based on Zero-insertion Interpolation, which eliminates the high sampling rate multiplexer at the input stage, resulting in a significant simplification in the hardware complexity. In this approach, the input signal is only applied to the first channel whereas all the other channel inputs are fed with zeros at all time. The low-pass filter at the output of the modulator serves two purposes; (i) it rejects the spectral replicas of the input signal arising form Zero-insertion upsampling, (ii) it attenuates the out-of-band quantization noise. The effects of input sampling clock jitter are also studied in this paper.
引用
收藏
页码:1406 / 1409
页数:4
相关论文
共 50 条
  • [41] Design and optimization of discrete-time delta-sigma modulators
    Peng, Ziqiang
    Wei, Cong
    Huang, Lijie
    Lai, Jinze
    Lu, Xiaoqiang
    Wei, Rongshan
    MICROELECTRONICS JOURNAL, 2025, 156
  • [42] Delta-sigma modulators employing continuous-time circuitry
    Oregon State Univ, Corvallis, United States
    IEEE Trans Circuits Syst I Fundam Theor Appl, 4 (324-332):
  • [43] Behavioral modeling of delta-sigma modulators
    Davis, AJ
    Fischer, G
    COMPUTER STANDARDS & INTERFACES, 1998, 19 (3-4) : 189 - 203
  • [44] Double sampling delta-sigma modulators
    Yang, HK
    ElMasry, EI
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1996, 43 (07): : 524 - 529
  • [45] Continuous time Delta-Sigma modulators with arbitrary DAC waveforms
    Shamsi, Hossein
    Shoaei, Omid
    2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 187 - +
  • [46] On the nonlinearity of integrators in continuous-time delta-sigma modulators
    Leuciuc, A
    PROCEEDINGS OF THE 44TH IEEE 2001 MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2001, : 862 - 865
  • [47] DAC compensation for continuous-time delta-sigma modulators
    Tiew, KT
    Chen, Y
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 3680 - 3683
  • [48] Sensitivity analysis of delta-sigma modulators
    Raahemi, B
    Opal, A
    1997 CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, CONFERENCE PROCEEDINGS, VOLS I AND II: ENGINEERING INNOVATION: VOYAGE OF DISCOVERY, 1997, : 110 - 113
  • [49] Delta-sigma modulators employing continuous-time circuitry
    Schreier, R
    Zhang, B
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-FUNDAMENTAL THEORY AND APPLICATIONS, 1996, 43 (04): : 324 - 332
  • [50] An FPGA-based All-Digital Transmitter with 28-GHz Time-Interleaved Delta-Sigma Modulation
    Tanio, Masaaki
    Hori, Shinichi
    Tawa, Noriaki
    Yamase, Tomoyuki
    Kunihiro, Kazuaki
    2016 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM (IMS), 2016,