Time-interleaved Delta-Sigma modulators using zero-insertion interpolation

被引:0
|
作者
Kozak, M [1 ]
Kale, I [1 ]
机构
[1] Univ Westminster, Dept Elect Syst, London W1M 8JS, England
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
One way to increase the conversion bandwidth of Delta-Sigma (Delta Sigma) converters is to exploit the Time-Interleaving technique. In this paper, we propose a novel Time-Interleaving concept based on Zero-insertion Interpolation, which eliminates the high sampling rate multiplexer at the input stage, resulting in a significant simplification in the hardware complexity. In this approach, the input signal is only applied to the first channel whereas all the other channel inputs are fed with zeros at all time. The low-pass filter at the output of the modulator serves two purposes; (i) it rejects the spectral replicas of the input signal arising form Zero-insertion upsampling, (ii) it attenuates the out-of-band quantization noise. The effects of input sampling clock jitter are also studied in this paper.
引用
收藏
页码:1406 / 1409
页数:4
相关论文
共 50 条