A Simple Power Analysis of an FPGA implementation of a polynomial multiplier for the NTRU cryptosystem

被引:0
|
作者
Camacho-Ruiz, Eros [1 ]
Sanchez-Solano, Santiago [1 ]
Martinez-Rodriguez, Macarena C. [1 ]
Tena-Sanchez, Erica [1 ,2 ]
Brox, Piedad [1 ]
机构
[1] Univ Seville, CSIC, Inst Microelect Sevilla, Seville, Spain
[2] Univ Seville, Escuela Politecn Super, Dept Elect Technol, Seville, Spain
来源
2023 38TH CONFERENCE ON DESIGN OF CIRCUITS AND INTEGRATED SYSTEMS, DCIS | 2023年
关键词
Post-Quantum Cryptography; NTRU; Simple Power Analysis;
D O I
10.1109/DCIS58620.2023.10336001
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
As quantum computing technology advances, the security of traditional cryptographic systems is becoming increasingly vulnerable. To address this issue, Post-Quantum Cryptography (PQC) has emerged as a promising solution that can withstand the brute force of quantum computers. However, PQC is not immune to attacks that exploit weaknesses in implementation, such as Side Channel Attacks (SCAs). SCAs can extract secret keys by analyzing the physical characteristics such as power consumption of the device while performing cryptographic operation. Simple Power Analysis (SPA) is a type of SCA that uses power consumption measurements to extract sensitive information. By applying SPA to a specific hardware implementation of a PQC algorithm such as the NTRU, potential vulnerabilities can appear in the Arithmetic Unit (AU) in charge of the multiplication operation. The effectiveness of this analysis to extract sensitive information has been evaluated through extensive experiments in which different countermeasures and strategies have been proposed, as well as an accelerated algorithm has been implemented. The results demonstrate that SPA can point out security breaches in the NTRU implementation, indicating an issue that can affect the PQC in the future.
引用
收藏
页数:6
相关论文
共 50 条
  • [21] Efficient implementation of Montgomery modular multiplier on FPGA
    Abd-Elkader, Ahmed A. H.
    Rashdan, Mostafa
    Hasaneen, El-Sayed A. M.
    Hamed, Hesham F. A.
    COMPUTERS & ELECTRICAL ENGINEERING, 2022, 97
  • [22] Analysis and implementation of a stochastic multiplier for electrical power measurement
    Soares, AB
    Negreiros, M
    Carro, L
    Susin, AA
    15TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, PROCEEDINGS, 2002, : 9 - 13
  • [23] Power analysis on ntru prime
    Huang W.-L.
    Chen J.-P.
    Yang B.-Y.
    IACR Transactions on Cryptographic Hardware and Embedded Systems, 2020, 2020 (01): : 123 - 151
  • [24] High-Throughput Polynomial Multiplier for Accelerating Saber on FPGA
    Cui, Yijun
    Zhang, Yuantuo
    Ni, Ziying
    Yu, Shichao
    Wang, Chenghua
    Liu, Weiqiang
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2023, 70 (09) : 3584 - 3588
  • [25] A Power Analysis Resistant FPGA Implementation of NTRUEncrypt
    Mahmoud, Moustafa
    Nakkar, Mouna
    Youssef, Amr
    2017 29TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS (ICM), 2017, : 181 - 184
  • [26] Usage Area and Speed Performance Analysis of Booth Multiplier on Its FPGA Implementation
    Sukowati, Antonius Irianto
    Putra, Hendri Dwi
    Wibowo, Eri Prasetyo
    2016 INTERNATIONAL CONFERENCE ON INFORMATICS AND COMPUTING (ICIC), 2016, : 117 - 121
  • [27] FPGA Implementation of Internet Key Exchange Based on Chaotic Cryptosystem
    Bouteghrine, Belqassim
    Rabiai, Mohammed
    Tanougast, Camel
    Said, Sadoudi
    PROCEEDINGS OF THE 2019 10TH IEEE INTERNATIONAL CONFERENCE ON INTELLIGENT DATA ACQUISITION AND ADVANCED COMPUTING SYSTEMS - TECHNOLOGY AND APPLICATIONS (IDAACS), VOL. 1, 2019, : 384 - 387
  • [28] Implementation of secure SPN chaos-based cryptosystem on FPGA
    Ta Thi Kim Hue
    Chu Van Lam
    Thang Manh Hoang
    Al Assad, Safwan
    2012 IEEE INTERNATIONAL SYMPOSIUM ON SIGNAL PROCESSING AND INFORMATION TECHNOLOGY (ISSPIT), 2012, : 129 - 134
  • [29] FPGA implementation of a coupled-map-lattice-based cryptosystem
    Li, Ping
    Zhang, Wei
    Li, Zhong
    Liu, Wenbo
    Halang, Wolfgang A.
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2010, 38 (01) : 85 - 98
  • [30] FPGA Implementation of Robust and Secure Transmission Cryptosystem for Satellite Images
    Amdouni, Rim
    Guesmi, Ramzi
    Ali Hajjaji, Mohamed
    Kalghoum, Anwer
    Alsaif, Haitham
    Boudjemline, Attia
    Alshammari, Badr M.
    Guesmi, Tawfik
    IEEE ACCESS, 2024, 12 : 115561 - 115587