Introducing a buried pure silicon layer in SOI-MESFET transistor to increase the breakdown voltage by modifying carriers and electric field distribution

被引:2
|
作者
Pu, Li [1 ]
Yan, Liu [2 ]
Wang, Hanlei [3 ]
机构
[1] ShiJiaZhuang Vocat Coll Technol Informat, Shijiazhuang 050000, Peoples R China
[2] Hebei Vocat Coll Rail Transportat, Shijiazhuang 050000, Peoples R China
[3] CET Elect Technol INC, Shijiazhuang 050000, Peoples R China
关键词
SOI-MESFET; Breakdown voltage; Current density; Electric field; REGION; OXIDE; GATE; DEVICE;
D O I
10.1007/s42247-023-00471-6
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Due to the desirable features of the silicon-on-insulator metal-semiconductor field-effect transistor (SOI MESFET), there are convincing reasons for the massive use of these devices in space and military applications, including microwave devices, communication circuits, and optic applications. In this paper, a novel device of an SOI-MESFET transistor is designed and optimized using a silicon-buried layer under the gate electrode. In the proposed device, simple but very effective changes are made without significant damage to other operational parameters of the base technology to increase the breakdown voltage in the SOI-MESFET transistor. During these changes, initially having the penetration gate electrode into the channel, the area of the critical points of the channel increased. This increase led to the distribution of electric charge over a larger volume, thereby reducing areas that were too dense in terms of charge. The next step is to place a buried layer of pure silicon in the oxide area below the gate toward the drain, which absorbs the charge carriers and diverts the electric field lines from the sensitive electrode area of the gate. These changes increased the device's breakdown voltage by distributing the electric field and the charge density away from the critical points around the gate electrode. Finally, the proposed composite device increases the breakdown voltage by 79%. The breakdown voltage of this device is 17 V, while the breakdown voltage of its normal device is about 9.5 V.
引用
收藏
页码:691 / 697
页数:7
相关论文
共 14 条
  • [1] Introducing a buried pure silicon layer in SOI-MESFET transistor to increase the breakdown voltage by modifying carriers and electric field distribution
    Li Pu
    Liu Yan
    Wang Hanlei
    [J]. Emergent Materials, 2023, 6 : 691 - 697
  • [2] The Silicon Plates In Buried Oxide For Enhancement Of The Breakdown Voltage In SOI MESFET
    Haghighi, Amir Reza Estakhrian
    Mohamadi, Mojtaba
    [J]. MECHANICAL, ELECTRONIC AND ENGINEERING TECHNOLOGIES (ICMEET 2014), 2014, 538 : 58 - 61
  • [3] SOI-MESFET with a layer of metal in buried oxide and a layer of SiO2 in channel to improve RF and breakdown characteristics
    Naderi, Ali
    Satari, Kamran Moradi
    Heirani, Fatemeh
    [J]. MATERIALS SCIENCE IN SEMICONDUCTOR PROCESSING, 2018, 88 : 57 - 64
  • [4] Novel SOI-MESFET for High-Frequency Operations: Improving Electric Field Distribution
    Nezhad, Vahid Shojaei
    Abbasi, Abdollah
    Madadi, Dariush
    Bavir, Mohammad
    [J]. BRAZILIAN JOURNAL OF PHYSICS, 2024, 54 (05)
  • [5] Increase in the scattering of electric field lines in a new high voltage SOI MESFET
    Anvarifard, Mohammad K.
    [J]. SUPERLATTICES AND MICROSTRUCTURES, 2016, 97 : 15 - 27
  • [6] High-Voltage and RF Performance of SOI MESFET Using Controlled Electric Field Distribution
    Aminbeidokhti, Amirhossein
    Orouji, Ali A.
    Rahimian, Morteza
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2012, 59 (10) : 2842 - 2845
  • [7] A new structure and its analytical model for the electric field and breakdown voltage of SOI high voltage device with variable-k dielectric buried layer
    Luo, Xiaorong
    Zhang, Bo
    Li, Zhaoji
    [J]. SOLID-STATE ELECTRONICS, 2007, 51 (03) : 493 - 499
  • [8] A new analytical model for the surface electric field distribution and breakdown voltage of the SOI trench LDMOS
    Hu, Xia-Rong
    Zhang, Bo
    Luo, Xiao-Rong
    Wang, Yuan-Gang
    Lei, Tian-Fei
    Li, Zhao-Ji
    [J]. CHINESE PHYSICS B, 2012, 21 (07)
  • [9] A new analytical model for the surface electric field distribution and breakdown voltage of the SOI trench LDMOS
    胡夏融
    张波
    罗小蓉
    王元刚
    雷天飞
    李肇基
    [J]. Chinese Physics B, 2012, 21 (07) : 596 - 599
  • [10] Increasing the breakdown voltage in gate - Field plate High Electron Mobility Transistor using a surface field distribution layer and gate-drain edge passivation
    Suresh, V
    Siddhartthan, S. K.
    Varadharajaperumal, Muthubalan
    [J]. MICRO AND NANOSTRUCTURES, 2022, 164