An Electrode-Impedance-Aware Neurostimulator ASIC That Achieves Low-Power Consumption and Fast Charge Balancing

被引:0
|
作者
Shi, Yawen [1 ]
Liu, Xiao [1 ]
机构
[1] Fudan Univ, Micronano Syst Ctr, Sch Informat Sci & Technol, Shanghai 200433, Peoples R China
关键词
Neurostimulator; Electrical safety; Charge balance; Inter-electrode impedance; Double-layer capacitance; Access resistance; NEURAL STIMULATOR;
D O I
10.1109/ISCAS46773.2023.10181919
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Implantable neural stimulation is becoming increasingly popular for treating neurologically impaired patients. The charge balancing of the stimulus pulses is of paramount importance for the long-term safety of the electrode-tissue interface. This paper presents a novel neurostimulator ASIC in which two novel charge balancing schemes are proposed. One is based on acquiring the access resistance part of the inter-electrode impedance. The other scheme is based on acquiring the double-layer capacitance part of the interelectrode impedance. This is in sharp contrast to the existing electrode impedance-aware charge balancing scheme which requires ADCs and computes the net charge in the digital domain. Hence the new impedance-aware charge-balancing scheme is more power friendly and can achieve charge balancing more quickly. The impedance-aware stimulator ASIC has been implemented using X-FAB's 180-nm CMOS process. The simulation results suggest that good charge balancing is achieved as the residual voltage on the electrode after the charge compensation reduces to 3.51 mV and 0.44 mV under the RS-based and Cdl-based charge balancing schemes, respectively.
引用
收藏
页数:5
相关论文
共 31 条
  • [11] Design and performance of a low-noise, low-power consumption CMOS charge amplifier for capacitive detectors
    Hu, Y
    Solere, JL
    Lachartre, D
    Turchetta, R
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1998, 45 (01) : 119 - 123
  • [12] Skew-Aware Capacitive Load Balancing for Low-Power Zero Clock Skew Rotary Oscillatory Array
    Honkote, Vinayak
    Taskin, Baris
    2010 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, 2010, : 209 - 214
  • [13] A Compact Size Charge-Mode Stimulator Using a Low-Power Active Charge Balancing Method For Deep Brain Stimulation (DBS)
    Ranjandish, Reza
    Schmid, Alexandre
    2017 IEEE BIOMEDICAL CIRCUITS AND SYSTEMS CONFERENCE (BIOCAS), 2017,
  • [14] Mo-based perpendicularly magnetized thin films with low damping for fast and low-power consumption magnetic memory
    Houyi Cheng
    Boyu Zhang
    Yong Xu
    Shiyang Lu
    Yuxuan Yao
    Rui Xiao
    Kaihua Cao
    Yongshan Liu
    Zilu Wang
    Renyou Xu
    Danrong Xiong
    Yan Wang
    Helin Ma
    Sylvain Eimer
    Chao Zhao
    Weisheng Zhao
    Science China Physics, Mechanics & Astronomy, 2022, 65
  • [15] Mo-based perpendicularly magnetized thin films with low damping for fast and low-power consumption magnetic memory
    Houyi Cheng
    Boyu Zhang
    Yong Xu
    Shiyang Lu
    Yuxuan Yao
    Rui Xiao
    Kaihua Cao
    Yongshan Liu
    Zilu Wang
    Renyou Xu
    Danrong Xiong
    Yan Wang
    Helin Ma
    Sylvain Eimer
    Chao Zhao
    Weisheng Zhao
    Science China(Physics,Mechanics & Astronomy), 2022, Mechanics & Astronomy)2022 (08) : 133 - 143
  • [16] Mo-based perpendicularly magnetized thin films with low damping for fast and low-power consumption magnetic memory
    Cheng, Houyi
    Zhang, Boyu
    Xu, Yong
    Lu, Shiyang
    Yao, Yuxuan
    Xiao, Rui
    Cao, Kaihua
    Liu, Yongshan
    Wang, Zilu
    Xu, Renyou
    Xiong, Danrong
    Wang, Yan
    Ma, Helin
    Eimer, Sylvain
    Zhao, Chao
    Zhao, Weisheng
    SCIENCE CHINA-PHYSICS MECHANICS & ASTRONOMY, 2022, 65 (08)
  • [17] A Low-Power MCU-Based MPPT Architecture With a Fast Impedance Measurement for Broadband Piezoelectric Energy Harvesting
    Decroix, Nicolas
    Gasnier, Pierre
    Morel, Adrien
    Gibus, David
    Badel, Adrien
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2024, 39 (11) : 14815 - 14826
  • [18] NINO: an ultra-fast and low-power front-end amplifier/discriminator ASIC designed for the multigap resistive plate chamber
    Anghinolfi, F
    Jarron, P
    Martemiyanov, AN
    Usenko, E
    Wenninger, H
    Williams, MCS
    Zichichi, A
    NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT, 2004, 533 (1-2): : 183 - 187
  • [19] Critical-Path Aware Power Consumption Optimization Methodology (CAPCOM) Using Mixed-VTH Cells for Low-Power SOC Designs
    Lin, G. J. Y.
    Hsu, C. B.
    Kuo, J. B.
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 1740 - 1743
  • [20] Integrated low-noise low-power fast charge-sensitive preamplifier for avalanche photodiodes in JFET-CMOS technology
    Pichler, BJ
    Pimpl, W
    Buttler, W
    Kotoulas, L
    Böning, G
    Rafecas, M
    Lorenz, E
    Ziegler, SI
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2001, 48 (06) : 2370 - 2374