Dead-Time Compensation in Active NPC Three-Level Inverters Considering Current Ripple

被引:3
|
作者
Wan, Wenchao [1 ]
Yu, Tianbao [1 ]
Duan, Shanxu [1 ]
机构
[1] Huazhong Univ Sci & Technol, Sch Elect & Elect Engn, State Key Lab Adv Electromagnet Engn & Technol, Wuhan 430074, Peoples R China
基金
中国国家自然科学基金;
关键词
Voltage; Inverters; Capacitance; Switches; Junctions; Distortion; Modulation; Active neutral point clamped (ANPC) inverters; current distortion; deadbeat predictive method; wide bandgap semiconductors; ELIMINATION; MITIGATION; CONVERTER; HARMONICS; STRATEGY;
D O I
10.1109/TTE.2022.3164891
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Existence of dead time that makes the ultimate terminal voltage being inconsistent with the modulation voltage, is recognized as the main reason for leading output voltage distortion, as well as the corresponding low-frequency current harmonics through the filter inductance in inverters. The distortion becomes particularly severe in high power-density high efficiency applications where the wide bandgap semiconductors are gradually being adopted, providing higher switching frequency with small junction capacitance. In order to explain this phenomenon, the mechanism of three-phase current distortion in the vicinity of phase current zero-crossing point is thoroughly studied by vector analysis in the space-vector (SV) plane. The relevant factors that lead to the degradation of current quality are also summarized. Improved compensation strategy has been proposed to ameliorate the current distortion. Compared with the conventional method, an additional item for current ripple compensation is introduced, the value of which is obtained by the deadbeat predictive method. This simple scheme avoids the compensation error caused by current ripple and significantly reduces the current total harmonic distortion (THD) value under the case of small inductance. Furthermore, neutral-point (NP) potential balance control is also considered in conjunction with the scheme. Simulations and experiments are carried out in an active NP clamped (ANPC) inverter platform, which demonstrates the validity of theoretical analysis and the proposed method.
引用
收藏
页码:1189 / 1199
页数:11
相关论文
共 50 条
  • [41] A Fast Algorithm for Three-level SVPWM in NPC Inverters Based on Traditional Three-level SPWM
    Li Ning
    Wang Yue
    Jiang Yingwei
    Wang Zhaoan
    [J]. IEEE PEDG 2010: THE 2ND INTERNATIONAL SYMPOSIUM ON POWER ELECTRONICS FOR DISTRIBUTED GENERATION SYSTEMS, 2010, : 53 - 57
  • [42] An Improved Adjustable Modulation Strategy for Three-Level NPC Inverters Considering Dynamic Loading Applications
    Mukherjee, Sarbani
    Giri, Santu Kumar
    Banerjee, Subrata
    [J]. IEEE TRANSACTIONS ON INDUSTRY APPLICATIONS, 2019, 55 (04) : 3915 - 3925
  • [43] A Small-Sized High-Precision Digital Closed-Loop Modulation Method for Dead-Time Compensation for Flying Capacitor Three-Level Inverters
    Ning, Jichao
    Ben, Hongqi
    Li, Jinhui
    Wang, Xuesong
    Meng, Tao
    [J]. IEEE TRANSACTIONS ON POWER ELECTRONICS, 2024, 39 (04) : 3968 - 3973
  • [44] Modeling the Effect of Parasitic Capacitances on the Dead-Time Distortion in Multilevel NPC Inverters
    Szwarc, Krzysztof Jakub
    Cichowski, Artur
    Nieznanski, Janusz
    Szczepankowski, Pawel
    [J]. 2011 IEEE INTERNATIONAL SYMPOSIUM ON INDUSTRIAL ELECTRONICS (ISIE), 2011,
  • [45] Modeling the Effect of Parasitic Capacitances on the Dead-Time Distortion in Multilevel NPC Inverters
    Szwarc, Krzysztof Jakub
    Cichowski, Artur
    Nieznanski, Janusz
    Szczepankowski, Pawel
    [J]. PRZEGLAD ELEKTROTECHNICZNY, 2012, 88 (4B): : 236 - 240
  • [46] Improved NPC Inverters Without Short-Circuit and Dead-Time Issues
    Khan, Ashraf Ali
    Khan, Usman Ali
    Ahmed, Furqan
    Cha, Honnyong
    Ahmed, Shehab Ahmed
    [J]. IEEE TRANSACTIONS ON POWER ELECTRONICS, 2022, 37 (02) : 2180 - 2190
  • [47] Multi-level Motor Drives to Eliminate Torque Ripple with Adaptive Dead-Time Compensation
    Shimmyo, Shuhei
    Yuuki, Kazuaki
    Ohnishi, Kouhei
    [J]. 2016 IEEE 14TH INTERNATIONAL WORKSHOP ON ADVANCED MOTION CONTROL (AMC), 2016, : 269 - 275
  • [48] Novel Model Predictive Control Method to Eliminate Common-mode Voltage for Three-level T-type Inverters Considering Dead-time Effects
    Wang, Xiaodong
    Zou, Jianxiao
    Dong, Zhenhua
    Xie, Chuan
    Li, Kai
    Guerrero, Josep M.
    [J]. JOURNAL OF POWER ELECTRONICS, 2018, 18 (05) : 1458 - 1469
  • [49] An Improved Dead-Time Compensation Scheme for Voltage Source Inverters Considering the Device Switching Transition Times
    Guha, Anirudh
    Narayanan, G.
    [J]. 2014 IEEE 6th India International Conference on Power Electronics (IICPE), 2014,
  • [50] Research on Vector Asymmetric Dead-time Compensation Modulation Strategy of Three-level Inverter Based on Narrow Pulse Elimination
    Xiao H.
    He Y.
    Liu J.
    Li Y.
    [J]. Zhongguo Dianji Gongcheng Xuebao/Proceedings of the Chinese Society of Electrical Engineering, 2021, 41 (04): : 1386 - 1397