共 50 条
- [41] A Fast Algorithm for Three-level SVPWM in NPC Inverters Based on Traditional Three-level SPWM [J]. IEEE PEDG 2010: THE 2ND INTERNATIONAL SYMPOSIUM ON POWER ELECTRONICS FOR DISTRIBUTED GENERATION SYSTEMS, 2010, : 53 - 57
- [44] Modeling the Effect of Parasitic Capacitances on the Dead-Time Distortion in Multilevel NPC Inverters [J]. 2011 IEEE INTERNATIONAL SYMPOSIUM ON INDUSTRIAL ELECTRONICS (ISIE), 2011,
- [45] Modeling the Effect of Parasitic Capacitances on the Dead-Time Distortion in Multilevel NPC Inverters [J]. PRZEGLAD ELEKTROTECHNICZNY, 2012, 88 (4B): : 236 - 240
- [47] Multi-level Motor Drives to Eliminate Torque Ripple with Adaptive Dead-Time Compensation [J]. 2016 IEEE 14TH INTERNATIONAL WORKSHOP ON ADVANCED MOTION CONTROL (AMC), 2016, : 269 - 275
- [49] An Improved Dead-Time Compensation Scheme for Voltage Source Inverters Considering the Device Switching Transition Times [J]. 2014 IEEE 6th India International Conference on Power Electronics (IICPE), 2014,
- [50] Research on Vector Asymmetric Dead-time Compensation Modulation Strategy of Three-level Inverter Based on Narrow Pulse Elimination [J]. Zhongguo Dianji Gongcheng Xuebao/Proceedings of the Chinese Society of Electrical Engineering, 2021, 41 (04): : 1386 - 1397