Dead-Time Compensation in Active NPC Three-Level Inverters Considering Current Ripple

被引:3
|
作者
Wan, Wenchao [1 ]
Yu, Tianbao [1 ]
Duan, Shanxu [1 ]
机构
[1] Huazhong Univ Sci & Technol, Sch Elect & Elect Engn, State Key Lab Adv Electromagnet Engn & Technol, Wuhan 430074, Peoples R China
基金
中国国家自然科学基金;
关键词
Voltage; Inverters; Capacitance; Switches; Junctions; Distortion; Modulation; Active neutral point clamped (ANPC) inverters; current distortion; deadbeat predictive method; wide bandgap semiconductors; ELIMINATION; MITIGATION; CONVERTER; HARMONICS; STRATEGY;
D O I
10.1109/TTE.2022.3164891
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Existence of dead time that makes the ultimate terminal voltage being inconsistent with the modulation voltage, is recognized as the main reason for leading output voltage distortion, as well as the corresponding low-frequency current harmonics through the filter inductance in inverters. The distortion becomes particularly severe in high power-density high efficiency applications where the wide bandgap semiconductors are gradually being adopted, providing higher switching frequency with small junction capacitance. In order to explain this phenomenon, the mechanism of three-phase current distortion in the vicinity of phase current zero-crossing point is thoroughly studied by vector analysis in the space-vector (SV) plane. The relevant factors that lead to the degradation of current quality are also summarized. Improved compensation strategy has been proposed to ameliorate the current distortion. Compared with the conventional method, an additional item for current ripple compensation is introduced, the value of which is obtained by the deadbeat predictive method. This simple scheme avoids the compensation error caused by current ripple and significantly reduces the current total harmonic distortion (THD) value under the case of small inductance. Furthermore, neutral-point (NP) potential balance control is also considered in conjunction with the scheme. Simulations and experiments are carried out in an active NP clamped (ANPC) inverter platform, which demonstrates the validity of theoretical analysis and the proposed method.
引用
收藏
页码:1189 / 1199
页数:11
相关论文
共 50 条
  • [31] Harmonic Analysis and Compensation Method for Dead-time Effects in Three-phase Two-level Inverters
    Jiao N.
    Liu T.
    Wang S.
    Li Y.
    [J]. Dianwang Jishu/Power System Technology, 2020, 44 (06): : 2169 - 2176
  • [32] A new approach of dead-time compensation for PWM voltage inverters
    Lin, JL
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2002, 49 (04) : 476 - 483
  • [33] Evaluation of DPWM schemes for Si/SiC three-level hybrid active NPC inverters
    Zhuge, Huizi
    Zhang, Li
    Lou, Xiutao
    Lei, Zhengzi
    Zou, Yuhang
    [J]. JOURNAL OF POWER ELECTRONICS, 2022, 22 (11) : 1825 - 1835
  • [34] Dead-time effect and compensations of three-level neutral point clamp inverters for high-performance drive applications
    Zhou, DS
    Rouaud, DG
    [J]. IEEE TRANSACTIONS ON POWER ELECTRONICS, 1999, 14 (04) : 782 - 788
  • [35] Improved design of three-level NPC inverters in comparison to two-level inverters
    Jafari, Hengameh Kojooyan
    Radan, Ahmad
    [J]. WSEAS Transactions on Circuits and Systems, 2009, 8 (02): : 207 - 216
  • [36] Evaluation of DPWM schemes for Si/SiC three-level hybrid active NPC inverters
    Huizi Zhuge
    Li Zhang
    Xiutao Lou
    Zhengzi Lei
    Yuhang Zou
    [J]. Journal of Power Electronics, 2022, 22 : 1825 - 1835
  • [37] Loss balancing in three-level voltage source inverters applying active NPC switches
    Brückner, T
    Bernet, S
    [J]. PESC 2001: 32ND ANNUAL POWER ELECTRONICS SPECIALISTS CONFERENCE, VOLS 1-4, CONFERENCE PROCEEDINGS, 2001, : 1135 - 1140
  • [38] A Digital Modulation Method for Dead-Time Compensation and Capacitor Voltage Balance in Diode Clamped Three-Level Inverter
    Ning, Jichao
    Ben, Hongqi
    Wang, Xuesong
    Meng, Tao
    [J]. Diangong Jishu Xuebao/Transactions of China Electrotechnical Society, 2024, 39 (20): : 6444 - 6461
  • [39] Influence of Dead-Time and Diode's Reverse Recovery on the Input Current Ripple of Three-phase Voltage Source Inverters
    Arrozy, Juris
    Retianza, Darian, V
    Huisman, Henk
    Duarte, Jorge L.
    [J]. 2022 INTERNATIONAL POWER ELECTRONICS CONFERENCE (IPEC-HIMEJI 2022- ECCE ASIA), 2022, : 928 - 933
  • [40] Analytical evaluation of output current ripple amplitude in three-phase three-level inverters
    Grandi, Gabriele
    Loncarski, Jelena
    Dordevic, Obrad
    [J]. IET POWER ELECTRONICS, 2014, 7 (09) : 2258 - 2268