FPGA Implementation of a Resource Efficient Vedic Multiplier using SPST Adders

被引:3
|
作者
Gowreesrinivas, K. V. [1 ]
Sabbavarapu, Srinivas [1 ]
Samundiswary, Punniakodi [2 ]
机构
[1] Anil Neerukonda Inst Technol & Sci ANITS, Dept ECE, Visakhapatnam, Andhra Pradesh, India
[2] Pondicherry Univ, Dept Elect Engn, Pondicherry, India
关键词
vedic multiplier; Urdhva Triyakbhyam; Spurious Power Suppression Technique (SPST); Verilog; Artix7;
D O I
10.48084/etasr.5797
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Nowadays, the requirement for very high-speed operations in processors constantly increases. Multiplication is a crucial operation in high power-consuming processes such as image and signal processing. The main characteristics of a multiplier are good accuracy, speed, reduction in area, and little power consumption. Speed plays a major role in multiplication operations, and an increase in speed can be obtained by reducing the number of steps involved in the computation process. Since a multiplier has the largest delay among the basic blocks in a digital system, the critical path is determined by it. Furthermore, the multiplier consumes more area and dissipates more power. Hence, designing multipliers that offer high speed, lower power consumption, less area, or a combination of them is of prime concern. Hence, an attempt is made in this paper to achieve the above design metrics using a Spurious Power Suppression Technique (SPST) adder. A resource-efficient SPST-based Vedic multiplier is developed and implemented using Artix 7 FPGA and is finally compared with the ripple carry adder-based Vedic multiplier.
引用
收藏
页码:10698 / 10702
页数:5
相关论文
共 50 条
  • [31] Implementation of High Performance Vedic Multiplier and Design of DSP Operations Using Vedic Sutra
    Srimani, Supriyo
    Kundu, Diptendu Kumar
    Panda, Saradindu
    Maji, B.
    [J]. COMPUTATIONAL ADVANCEMENT IN COMMUNICATION CIRCUITS AND SYSTEMS, ICCACCS 2014, 2015, 335 : 443 - 449
  • [32] Implementation of High Speed Vedic Multiplier using Modified Adder
    Akila, M.
    Gowribala, C.
    Shaby, S. Maflin
    [J]. 2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 2244 - 2248
  • [33] Design and FPGA Implementation of Optimized 32-Bit Vedic Multiplier and Square Architectures
    Sharma, Richa
    Kaur, Manjit
    Singh, Gurmohan
    [J]. 2015 INTERNATIONAL CONFERENCE ON INDUSTRIAL INSTRUMENTATION AND CONTROL (ICIC), 2015, : 960 - 964
  • [34] VHDL Implementation of Complex Number Multiplier Using Vedic Mathematics
    Thakare, Laxman P.
    Deshmukh, A. Y.
    Khandale, Gopichand D.
    [J]. PROCEEDINGS OF INTERNATIONAL CONFERENCE ON SOFT COMPUTING TECHNIQUES AND ENGINEERING APPLICATION, ICSCTEA 2013, 2014, 250 : 403 - 410
  • [35] Design and Implementation of 64 Bit Multiplier using Vedic Algorithm
    Jais, Amish
    Palsodkar, Prasanna
    [J]. 2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 775 - 779
  • [36] Implementation of Vedic Multiplier in Image Compression using DCT Algorithm
    Kerur, S. S.
    Narchi, Prakash
    Kittur, Harish M.
    Girish, V. A.
    [J]. 2014 2ND INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS (ICDCS), 2014,
  • [37] FPGA Implementation of FFT Processor Using Vedic Algorithm
    More, Tushar V.
    Panat, Ashish R.
    [J]. 2013 IEEE INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMPUTING RESEARCH (ICCIC), 2013, : 22 - 26
  • [38] VLSI Implementation of Booth's Multiplier Using Different Adders
    Sarkar, Ujjaljyoti
    Nath, Rongan
    Das, Suman
    [J]. ADVANCES IN COMMUNICATION, DEVICES AND NETWORKING, 2018, 462 : 51 - 55
  • [39] Implementation of a High Speed Multiplier Using Carry Lookahead Adders
    Chu, Wesley
    Unwala, Ali I.
    Wu, Pohan
    Swartzlander, Earl E., Jr.
    [J]. 2013 ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS, 2013, : 400 - 404
  • [40] Reduction of I/O Power Using Energy Efficient HSTL I/O Standard in Vedic Multiplier on FPGA
    Goswami, Kavita
    Pandey, Bishwajeet
    [J]. 2015 2ND INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT (INDIACOM), 2015, : 1514 - 1518