Implementation of Vedic Multiplier in Image Compression using DCT Algorithm

被引:0
|
作者
Kerur, S. S. [1 ]
Narchi, Prakash [2 ]
Kittur, Harish M. [3 ]
Girish, V. A.
机构
[1] SDM Coll Engg & Technol, Dept Elect & Commun, Dharwad, Karnataka, India
[2] Chrysler Automot India Private Ltd, Madras, Tamil Nadu, India
[3] VIT, Sch Elect Engg, Vellore, Tamil Nadu, India
关键词
DCT; Vedic Multiplier; Urdhava Tiryakbhyam;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Digital multipliers are indispensable in the hardware implementation of many important functions such as DCT, IDCT, FFT etc in signal processing. This paper deals with Design and implementation of Vedic Multipler in Image Compression using DCT algorithm. The DCT (Discrete Cosine Transform) performs spatial compression of the data while IDCT performs decompression of the data. Here, matrix multiplication is one of the important step in both the transforms. Hence, to perform these computations, we introduce Vedic multiplier which is based on Urdhava Tiryakbhyam(vertical and crosswise) sutra. In this paper, we have designed DCT algorithm using Verilog and code is written in Xilinx I.S.E 7.1i version, synthesized on Xilinx Synthesis Tool (XST). We retrieved Register Transfer Logic (RTL) and the simulation results are observed on Modelsim 6.0 Simulator. These simulation results were compared with matlab simulation results. From the comparison, we see that DCT using Vedic Multiplier is efficiently implemented and the proposed Vedic multiplier significantly improves the computational speed involved in multiplication operations of the image processing. Hence, Vedic multipliers can find immense use in applications of image processing to save time and area.
引用
收藏
页数:6
相关论文
共 50 条
  • [1] Implementation of an Efficient Multiplier Using the Vedic Multiplication Algorithm
    Gulati, Paras
    Yadav, Harsh
    KumarTaleja, Manoj
    2016 IEEE INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION AND AUTOMATION (ICCCA), 2016, : 1440 - 1443
  • [2] Design and Implementation of 64 Bit Multiplier using Vedic Algorithm
    Jais, Amish
    Palsodkar, Prasanna
    2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 775 - 779
  • [3] Implementation of multiplier using Vedic mathematics
    Priya S, Sridevi Sathya
    Reddy, Chalimadugu Dinesh Kumar
    Reddy, Somsagar Ranganath
    Murugan, C. Arul
    MATERIALS TODAY-PROCEEDINGS, 2022, 65 : 3921 - 3926
  • [4] FPGA Implementation of Conventional and Vedic Algorithm for Energy Efficient Multiplier
    Patil, Hemangi P.
    Sawant, S. D.
    2015 INTERNATIONAL CONFERENCE ON ENERGY SYSTEMS AND APPLICATIONS, 2015, : 583 - 587
  • [5] Vedic Multiplier Implementation in VLSI
    Sona, M. Kivi
    Somasundaram, V
    MATERIALS TODAY-PROCEEDINGS, 2020, 24 : 2219 - 2230
  • [6] Implementation of Optimized Vedic Multiplier using CMOS Technology
    Masurkar, Ekta
    Dakhole, Pravin
    2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 840 - 844
  • [7] Implementation of High Performance Vedic Multiplier and Design of DSP Operations Using Vedic Sutra
    Srimani, Supriyo
    Kundu, Diptendu Kumar
    Panda, Saradindu
    Maji, B.
    COMPUTATIONAL ADVANCEMENT IN COMMUNICATION CIRCUITS AND SYSTEMS, ICCACCS 2014, 2015, 335 : 443 - 449
  • [8] Fast signed multiplier using Vedic Nikhilam algorithm
    Sahu, Satya Ranjan
    Bhoi, Bandan Kumar
    Pradhan, Manoranjan
    IET CIRCUITS DEVICES & SYSTEMS, 2020, 14 (08) : 1160 - 1166
  • [9] FPGA Implementation of Efficient Vedic Multiplier
    Pichhode, Khushboo
    Patil, Mukesh D.
    Shah, Divya
    Rohit, Chaurasiya B.
    2015 IEEE INTERNATIONAL CONFERENCE ON INFORMATION PROCESSING (ICIP), 2015, : 565 - 570
  • [10] Implementation of High Speed Vedic Multiplier using Modified Adder
    Akila, M.
    Gowribala, C.
    Shaby, S. Maflin
    2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 2244 - 2248