Fast signed multiplier using Vedic Nikhilam algorithm

被引:8
|
作者
Sahu, Satya Ranjan [1 ]
Bhoi, Bandan Kumar [1 ]
Pradhan, Manoranjan [1 ]
机构
[1] VSS Univ Technol, Dept Elect & Telecommun Engn, Burla, Sambalpur, India
关键词
multiplying circuits; digital arithmetic; field programmable gate arrays; logic design; high-speed computing; fast signed binary multiplication structure; Vedic Nikhilam algorithm; Nikhilam sutra; unsigned decimal numbers; signed decimal; binary operands; operand multiplication; multiplier architecture; Xilinx ISE 14; 4; software; combinational delay; field programmable gate array devices; LOW-POWER; CIRCUIT;
D O I
10.1049/iet-cds.2019.0537
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Vedic algorithm is beneficial for the application in the design of high-speed computing and hardware. This study presents a fast signed binary multiplication structure based on Vedic Nikhilam algorithm. The authors explored the Nikhilam sutra for unsigned decimal numbers to both signed decimal and binary operands. The proposed multiplier leads to significant gains in speed by converting a large operand multiplication to small operand multiplication, along with addition. The proposed design is synthesised with Xilinx ISE 14.4 software and realised using different field programmable gate array devices. The efficiency of the proposed design depends on combinational delay, area and power. Moreover, the new multiplier architecture achieves speed improvement over prior design.
引用
收藏
页码:1160 / 1166
页数:7
相关论文
共 50 条
  • [1] High speed multiplier using Nikhilam Sutra algorithm of Vedic mathematics
    Pradhan, Manoranjan
    Panda, Rutuparna
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2014, 101 (03) : 300 - 307
  • [2] Optimized Hardware Implementation of Vedic Binary Multiplier using Nikhilam Sutra on FPGA
    Yash, Palak
    Thakare, Mansi
    Jajodia, Babita
    2022 IEEE 13TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS AND SYSTEMS (LASCAS), 2022, : 101 - 104
  • [3] 16X16 Fast Signed Multiplier Using Booth and Vedic Architecture
    Shing, L. Z.
    Hussin, R.
    Kamarudin, A.
    Mohyar, S. N.
    Taking, S.
    Aziz, M. H. A.
    Ahmad, N.
    4TH ELECTRONIC AND GREEN MATERIALS INTERNATIONAL CONFERENCE 2018 (EGM 2018), 2018, 2045
  • [4] A High-Performance Signed-Unsigned Multiplier Using Vedic Mathematics
    Ganjikunta, Ganesh Kumar
    Khan, Sibghatullah, I
    Basha, Mohammed Mahaboob
    JOURNAL OF LOW POWER ELECTRONICS, 2019, 15 (03) : 302 - 308
  • [5] Implementation of an Efficient Multiplier Using the Vedic Multiplication Algorithm
    Gulati, Paras
    Yadav, Harsh
    KumarTaleja, Manoj
    2016 IEEE INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION AND AUTOMATION (ICCCA), 2016, : 1440 - 1443
  • [6] Vedic multiplier with fast carry optimization
    Vikas, OM
    Gupta, D
    Bhasin, A
    Arora, S
    IETE JOURNAL OF RESEARCH, 2005, 51 (04) : 327 - 331
  • [7] Implementation of Vedic Multiplier in Image Compression using DCT Algorithm
    Kerur, S. S.
    Narchi, Prakash
    Kittur, Harish M.
    Girish, V. A.
    2014 2ND INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS (ICDCS), 2014,
  • [8] Design and Implementation of 64 Bit Multiplier using Vedic Algorithm
    Jais, Amish
    Palsodkar, Prasanna
    2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 775 - 779
  • [9] Low Power ASIC Implementation of Signed and Unsigned Wallace-Tree with Vedic Multiplier Using Compressors
    Prajwal, N.
    Amaresha, S. K.
    Yellampalli, Siva S.
    PROCEEDINGS OF THE 2017 INTERNATIONAL CONFERENCE ON SMART TECHNOLOGIES FOR SMART NATION (SMARTTECHCON), 2017, : 750 - 753
  • [10] Pipelined Convolution using Vedic Multiplier
    Pranav, K.
    Pramod, P.
    PROCEEDINGS OF THE 2015 IEEE RECENT ADVANCES IN INTELLIGENT COMPUTATIONAL SYSTEMS (RAICS), 2015, : 33 - 38