Low-Cost High-Precision Architecture for Arbitrary Floating-Point Nth Root Computation

被引:2
|
作者
Hong, Wanyuan [1 ,2 ]
Chen, Hui [1 ]
Quan, Lianghua [1 ,2 ]
Fu, Yuxiang [2 ]
Li, Li [1 ]
机构
[1] Nanjing Univ, Sch Elect Sci & Engn, Nanjing, Peoples R China
[2] Nanjing Univ, Sch Integrated Circuits, Nanjing, Peoples R China
关键词
Nth root; CORDIC; SRT; high precision; low cost; floating-point;
D O I
10.1109/ISCAS46773.2023.10181944
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
In this paper, we propose a feasible architecture with high precision and low resource consumption to compute the Nth root of a floating-point number, which is mainly based on radix-4 SRT and 2-based Coordinate Rotation Digital Computer (CORDIC). Simulation results show that our method can achieve a relative error of the magnitude of 10. Under the same precision requirements, the hardware implementation results show a better performance of our design in terms of area, power, and absolute delay compared with the method based on the generalized hyperbolic CORDIC. After synthesizing it under the TSMC 40nm CMOS technology, it can be obtained that our design can achieve an area consumption of 125465.80 mu m(2) and power consumption of 97.8062 mW at the highest frequency of 3.12 GHz.
引用
收藏
页数:5
相关论文
共 50 条
  • [31] Dual-Path Architecture of Floating-Point Dot Product Computation
    Yao Tao
    An Jianfeng
    Gao Deyuan
    Fan Xiaoya
    2011 INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE AND NETWORK TECHNOLOGY (ICCSNT), VOLS 1-4, 2012, : 2272 - 2276
  • [32] Design of Low-Cost High-performance Floating-point Fused Multiply-Add with Reduced Power
    Qi, Zichu
    Guo, Qi
    Zhang, Ge
    Li, Xiangku
    Hu, Weiwu
    23RD INTERNATIONAL CONFERENCE ON VLSI DESIGN, 2010, : 206 - 211
  • [33] Low-Latency Bit-Accurate Architecture for Configurable Precision Floating-Point Division
    Xia, Jincheng
    Fu, Wenjia
    Liu, Ming
    Wang, Mingjiang
    APPLIED SCIENCES-BASEL, 2021, 11 (11):
  • [34] PWL-Based Architecture for the Logarithmic Computation of Floating-Point Numbers
    Lyu, Fei
    Mao, Zhelong
    Zhang, Jin
    Wang, Yu
    Luo, Yuanyong
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2021, 29 (07) : 1470 - 1474
  • [35] An Area-Efficient Unified Architecture for Multi-Functional Double-Precision Floating-Point Computation
    Guo, Wei
    Ri, KwangHyok
    Cui, Luping
    Wei, Jizeng
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2015, 24 (10)
  • [36] Arbitrary and Variable Precision Floating-Point Arithmetic Support in Dynamic Binary Translation
    Badaroux, Marie
    Petrot, Frederic
    2021 26TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2021, : 325 - 330
  • [37] Low-Power High Precision Floating-Point Divider With Bidimensional Linear Approximation
    Meo, Gennaro Di
    Strollo, Antonio Giuseppe Maria
    De Caro, Davide
    Tegazzini, Luca
    Napoli, Ettore
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2025, 72 (02) : 882 - 895
  • [38] Abstract: Automatically Adapting Programs for Mixed-Precision Floating-Point Computation
    Lam, Michael O.
    de Supinksi, Bronis R.
    LeGendre, Matthew P.
    Hollingsworth, Jeffrey K.
    2012 SC COMPANION: HIGH PERFORMANCE COMPUTING, NETWORKING, STORAGE AND ANALYSIS (SCC), 2012, : 1422 - 1422
  • [39] A customized floating-point processor design for FPGA and ASIC based thermal compensation in high-precision sensing
    Sajjad M.
    Yusoff M.Z.
    Ahmed M.
    Annals of Emerging Technologies in Computing, 2021, 5 (01) : 40 - 50
  • [40] Low Latency Floating-Point Division and Square Root Unit
    Bruguera, Javier D.
    IEEE TRANSACTIONS ON COMPUTERS, 2020, 69 (02) : 274 - 287