Inverter-based noise-shaping SAR ADC for low-power applications

被引:2
|
作者
Badawy, Ali [1 ,2 ]
Ismail, Ayman [2 ]
机构
[1] ICpedia, Cairo, Egypt
[2] Ain Shams Univ, Fac Engn, ECE Dept, Cairo, Egypt
关键词
Analog to Digital Converter (ADC); Inverter based; Noise Shaping SAR (NS SAR); PVT tolerant; Scaling friendly;
D O I
10.1016/j.mejo.2024.106094
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Noise-Shaping (NS) Successive-Approximation (SAR) Analog-to-Digital Converters (ADCs) are one of the most heavily researched ADC topologies in recent years. This high attention is attributed to the advantages of the NS SAR architecture that combines the merits of Sigma Delta and SAR converters. However, the implementation of the NS SAR loop-filter in a passive or an active form imposes challenging tradeoffs among power dissipation, adequacy for scaling with technology, performance, and robustness against process-voltage-temperature (PVT) variations. In this work, a NS SAR ADC realization, based on inverter-based amplification, is proposed that alleviates these design challenges. The proposed implementation is used to design two ADCs in 28 nm CMOS technology to demonstrate its effectiveness. The first ADC employs an active loop-filter and achieves a signal-to-noise-plus-distortion (SNDR) of 62.9 dB, at a sampling frequency of 90 MHz, and an oversampling ratio (OSR) of 4, while consuming 0.59 mW from a 0.9 V supply. The second ADC has a passive loop-filter and provides 61 dB of SNDR for the same OSR and sampling frequency, with 0.58 mW power dissipation.
引用
收藏
页数:8
相关论文
共 50 条
  • [21] An error-feedback noise-shaping SAR ADC in 90 nm CMOS
    Mohsen Shahghasemi
    Reza Inanlou
    Mohammad Yavari
    Analog Integrated Circuits and Signal Processing, 2014, 81 : 805 - 814
  • [22] A Comparator-Reused Dynamic-Amplifier for Noise-Shaping SAR ADC
    Luo, Longheng
    Shen, Xingchen
    Diao, Jianguo
    Ye, Fan
    Ren, Junyan
    2019 IEEE 13TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2019,
  • [23] A simple structure for noise-shaping SAR ADC in 90 nm CMOS technology
    Inanlou, Reza
    Yavari, Mohammad
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2015, 69 (08) : 1085 - 1093
  • [24] An error-feedback noise-shaping SAR ADC in 90 nm CMOS
    Shahghasemi, Mohsen
    Inanlou, Reza
    Yavari, Mohammad
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2014, 81 (03) : 805 - 814
  • [25] A Passive Noise-Shaping SAR ADC with Energy-Efficient Switching Method
    Xia, Yajun
    Yang, Puqing
    Zhang, Zhaofeng
    2023 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS, 2023,
  • [26] A nanowatt noise-shaping SAR ADC for passive wireless sensor node application
    Yang, Puqing
    Zhang, Zhaofeng
    IEICE ELECTRONICS EXPRESS, 2022, 19 (18):
  • [27] Experimental verification of multilevel inverter-based standalone power supply for low-voltage and low-power applications
    Beig, A. R.
    Dekka, A.
    IET POWER ELECTRONICS, 2012, 5 (06) : 635 - 643
  • [28] A Fully-Dynamic Time-Interleaved Noise-Shaping SAR ADC Based on CIFF Architecture
    Zhuang, Haoyu
    Liu, Jiaxin
    Sun, Nan
    2020 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2020,
  • [29] Introduction of Noise-Shaping SAR ADCs
    Shu, Yun-Shiang
    2022 International Symposium on VLSI Design, Automation and Test, VLSI-DAT 2022 - Proceedings, 2022,
  • [30] A Noise-Shaping SAR ADC with Dual Error-Feedback Paths and Alternate DACs
    Yang, Jiaqi
    Zhang, Jili
    Bai, Xuefei
    Lin, Fujiang
    2017 IEEE 12TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2017, : 291 - 294