A 1.8 V 115.52 dB Third-Order Discrete-Time Sigma-Delta Modulator Using Nested Chopper Technology

被引:1
|
作者
Wang, Jinchan [1 ]
Wang, Gefan [1 ]
Li, Kai [1 ]
Liu, Bo [1 ]
机构
[1] Henan Univ Sci & Technol, Coll Informat Engn, Luoyang 471023, Peoples R China
基金
中国国家自然科学基金;
关键词
Sigma-Delta modulator (SDM); cascaded integrator feedforward (CIFF); nested chopper; flicker noise; AMPLIFIERS; DESIGN;
D O I
10.1142/S0218126624501263
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A Sigma-Delta modulator (SDM) realized with a fully differential third-order single-loop cascaded integrator feedforward (CIFF) architecture is proposed. A pair of low-frequency chopper switches are nested outside the chopper amplifier to further reduce the residual offset voltage. To reduce the power consumption and ensure linearity, a high-speed dynamic comparator is also used to implement a one-bit quantizer. The proposed architecture and the corresponding functionality are first simulated in MATLAB Simulink at the behavioral level. The results show that the designed modulator has an SNDR of 124.9dB corresponding to an ENOB of 20.46 bits at a clock frequency of 256kHz and 312.5Hz input with a differential-mode voltage of 700mV sinusoidal waveform. Based on SMIC 180nm/1.8V standard CMOS process on the Cadence platform, the subcircuit-level simulation is also performed, while the result shows that the proposed modulator can effectively achieve 115.52dB SNDR, 18.90-bit ENOB, and 8.40mW power consumption, which correspond to FoMW and FoMschreier of 0.067pJ/step and 163.27dB, respectively. The proposed modulator shows a significant advantage to be applied for high-precision analog-to-digital conversion applications such as high-quality equipment for audio, ECG and EEG signal sensing.
引用
收藏
页数:17
相关论文
共 50 条
  • [21] A 1.8 V 15-bit 1 mW 2nd-order sigma-delta modulator
    Yang, W
    Salama, CAT
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2001, 26 (03) : 199 - 212
  • [23] Design of a fractional-N frequency synthesizer with third-order MASH sigma-delta modulator for RF transceivers
    Wang, H.-L. (wanghaolei@bit.edu.cn), 1600, Beijing Institute of Technology (33):
  • [24] A 1.8V, 14.5mW 2nd order passive wideband Sigma-Delta modulator
    Wang, FY
    Meng, Q
    Liang, Y
    2005 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS, VOLS 1 AND 2, PROCEEDINGS: VOL 1: COMMUNICATION THEORY AND SYSTEMS, 2005, : 1101 - 1105
  • [25] RETRACTED: A 516 μW, 121.2 dB-SNDR, and 125.1 dB-DR Discrete-Time Sigma-Delta Modulator with a 20 kHz BW (Retracted Article)
    Kong, Lingwei
    JOURNAL OF SENSORS, 2022, 2022
  • [26] Continuous-Time/Discrete-Time (CT/DT) Cascaded Sigma-Delta Modulator for High Resolution and Wideband Applications
    Mesgarani, Ali
    Sadeghi, Khosrow H.
    Ay, Suat U.
    2010 EIGHTH IEEE WORKSHOP ON MICROELECTRONICS AND ELECTRON DEVICES (IEEE WMED 2010), 2010,
  • [27] A 24-kHz Third-Order Continuous-Time Delta-Sigma Modulator Using passive LPF
    Li, Daxiang
    Zhang, Yang
    Basak, Debajit
    Pun, Kong-Pang
    2017 INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2017,
  • [28] A third-order complementary metal-oxide-semiconductor sigma-delta modulator operating between 4.2 K and 300 K
    Okcan, Burak
    Gielen, Georges
    Van Hoof, Chris
    REVIEW OF SCIENTIFIC INSTRUMENTS, 2012, 83 (02):
  • [29] Two op-amps third-order sigma-delta modulator with 61-dB SNDR, 6-MHz bandwidth and 6-mW power consumption
    Bonizzoni, Edoardo
    Perez, Aldo Pena
    Maloberti, Franco
    Garcia-Andrade, Miguel A.
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2011, 66 (03) : 381 - 388
  • [30] A 0.5V 30.78μW 78dB DR Using 2nd Order Sigma-Delta Modulator For Biomedical Application
    Fathima, Syeda
    Raheem, Mohammed Abdul
    Manjunathachari, K.
    2018 8TH INTERNATIONAL CONFERENCE ON INTELLIGENT SYSTEMS, MODELLING AND SIMULATION (ISMS), 2018, : 142 - 146