Design and analysis of dual gate MOSFET with spacer engineering

被引:1
|
作者
Praveen, K. [1 ]
Vijay, D. Sai [1 ]
Subramanyam, Y. [1 ]
Karthik, T. [1 ]
Reddy, V. Satvik [1 ]
Sravani, K. Girija [1 ]
机构
[1] Deemed Be Univ, Dept Elect & Commun Engn, Koneru Lakshmaiah Educ Fdn, Guntur 522502, Andhra Pradesh, India
关键词
LOW-PASS FILTER; VARIABLE THERMAL-CONDUCTIVITY; LOWPASS FILTER; COMPACT;
D O I
10.1007/s00542-024-05610-5
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The adverse effects of leakage currents and short channel effects (SCE) on mobility degradation in CMOS technology below the 100-nanometer scale. To mitigate these effects, the paper suggests using material engineering techniques to improve the mobility of charge carriers and control SCE effects. Specifically, the switching characteristics of a dual-gate MOSFET (Metal-Oxide-Semiconductor Field-Effect Transistor) are enhanced by stacking the gate with various oxide layers including SiO2, HfO2, and TiO2. These oxide layers possess a range of permittivity capabilities from low to high. By combining different oxide layers the proposed device aims to improve its performance. To evaluate the performance of the proposed device we have employ simulation models such as CONMOB (Concentration Dependent Mobility), AUGER (Auger Recombination), and FLMOB (Field Dependent Mobility). These techniques help to obtain the accurate and reliable simulation results. We have utilized the parameters like drain current, transconductance, electric field, ION, IOFF, and ION/IOFF and simulate them using the Silvaco TCAD tool. The analysis of these parameters are discussed in the paper we have highlighted the compatibility of the proposed DGMOSFET device for low-power applications. In this paper, we have focus on the improving the switching characteristics of a dual-gate MOSFET by utilizing gate stacks with various oxide layers. The proposed device is evaluated through simulations using concentration-dependent mobility, Auger recombination, and field-dependent mobility techniques. The results indicate that the device is suitable for low-power applications.
引用
收藏
页码:711 / 720
页数:10
相关论文
共 50 条
  • [21] Double Gate MOSFET Circuit Design
    Ruchika
    Sharma, Tripti
    Sharma, Krishna Gopal
    2014 RECENT ADVANCES AND INNOVATIONS IN ENGINEERING (ICRAIE), 2014,
  • [22] Analysis of high-k spacer on symmetric underlap DG-MOSFET with Gate Stack architecture
    Das, Rahul
    Chakraborty, Shramana
    Dasgupta, Arpan
    Dutta, Arka
    Kundu, Atanu
    Sarkar, Chandan K.
    SUPERLATTICES AND MICROSTRUCTURES, 2016, 97 : 386 - 396
  • [23] Dual-Material Double-Gate SOI n-MOSFET: Gate Misalignment Analysis
    Sharma, Rupendra Kumar
    Gupta, Ritesh
    Gupta, Mridula
    Gupta, R. S.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2009, 56 (06) : 1284 - 1291
  • [24] Dual Material Gate Engineering to Reduce DIBL in Cylindrical Gate All Around Si Nanowire MOSFET for 7-nm Gate Length
    B. Sanjay
    Anil Prasad
    Semiconductors, 2020, 54 : 1490 - 1495
  • [25] Dual Material Gate Engineering to Reduce DIBL in Cylindrical Gate All Around Si Nanowire MOSFET for 7-nm Gate Length
    Sanjay
    Prasad, B.
    Vohra, Anil
    SEMICONDUCTORS, 2020, 54 (11) : 1490 - 1495
  • [26] PERFORMANCE AND CHARACTERISTIC ANALYSIS OF DOUBLE GATE MOSFET OVER SINGLE GATE MOSFET
    Monisha, A.
    Rao, R. S. Suriavel
    2014 INTERNATIONAL CONFERENCE ON ELECTRONICS AND COMMUNICATION SYSTEMS (ICECS), 2014,
  • [27] Design and Analysis of an Enhanced MOSFET Gate Driver for Pulsed Power Applications
    Iyengar, Pravin
    Lim, T. C.
    Finney, S. J.
    Williams, B. W.
    Sinclair, M. A.
    IEEE TRANSACTIONS ON DIELECTRICS AND ELECTRICAL INSULATION, 2013, 20 (04) : 1136 - 1145
  • [28] The Optimization of Spacer Engineering for Capacitor-Less DRAM Based on the Dual-Gate Tunneling Transistor
    Li, Wei
    Liu, Hongxia
    Wang, Shulong
    Chen, Shupeng
    Wang, Qianqiong
    NANOSCALE RESEARCH LETTERS, 2018, 13
  • [29] The Optimization of Spacer Engineering for Capacitor-Less DRAM Based on the Dual-Gate Tunneling Transistor
    Wei Li
    Hongxia Liu
    Shulong Wang
    Shupeng Chen
    Qianqiong Wang
    Nanoscale Research Letters, 2018, 13
  • [30] Estimation of analog/RF figures-of-merit using device design engineering in gate stack double gate MOSFET
    Mohapatra, S. K.
    Pradhan, K. P.
    Artola, L.
    Sahu, P. K.
    MATERIALS SCIENCE IN SEMICONDUCTOR PROCESSING, 2015, 31 : 455 - 462