A Virtual Fabrication and High-Performance Design of 65 nm Nanocrystal Floating-Gate Transistor

被引:0
|
作者
Cong, Thinh Dang [1 ,2 ]
Hoang, Trang [1 ,2 ]
机构
[1] Ho Chi Minh City Univ Technol HCMUT, Dept Elect Engn, Ho Chi Minh City 72506, Vietnam
[2] Vietnam Natl Univ, Ho Chi Minh City 71308, Vietnam
关键词
NONVOLATILE MEMORY; DEVICE;
D O I
10.1155/2024/5162989
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Floating-gate transistor lies at the heart of many aspects of semiconductor applications such as neural networks, analog mixed-signal, neuromorphic computing, and especially in nonvolatile memories. The purpose of this paper was to design a high-performance nanocrystal floating-gate transistor in terms of a large memory window, low power, and extraordinary erasing speeds. Besides, the transistor achieves a thin thickness of the tunnel gate oxide layer. In order to obtain the high-performance design, this work proposed a set of structure parameters for the device such as the tunnel oxide layer thickness, Interpoly Dielectric (IPD), dot dimension, and dot spacing. Besides, this work was successful in the virtual fabrication process and methodology to fabricate and characterize the 65 nm nanocrystal floating-gate transistor. Regarding the results, while the fabrication process solves the limitation of the tunnel oxide layer thickness with the small value of 6 nm, the performance of the transistor has been significantly improved, such as 2.8 V of the memory window with the supply voltage of +/- 6 V at the control gate. In addition, the operation speeds are compatible, especially the rapid erasing speeds of 2.03 mu s, 28.6 ns, and 1.6 ns when the low control gate voltages are +/- 9 V, +/- 12 V, and +/- 15 V, respectively.
引用
收藏
页数:12
相关论文
共 50 条
  • [41] Design and fabrication of high-performance diamond triple-gate field-effect transistors
    Jiangwei Liu
    Hirotaka Ohsato
    Xi Wang
    Meiyong Liao
    Yasuo Koide
    [J]. Scientific Reports, 6
  • [42] DIRECT-COUPLED TRANSISTOR - TRANSISTOR LOGIC - NEW HIGH-PERFORMANCE LSI GATE FAMILY
    FULKERSON, DE
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1975, SC10 (02) : 110 - 117
  • [43] High-performance copper plating process for 65 nm and 45 nm technology nodes
    Huang, YC
    Lin, X
    Zheng, B
    Ngai, CS
    Paneccasio, V
    Behnke, J
    Witt, C
    Dukovic, J
    Rosenfeld, A
    [J]. ADVANCED METALLIZATION CONFERENCE 2005 (AMC 2005), 2006, : 507 - 511
  • [44] High-Performance Nonvolatile Organic Photonic Transistor Memory Devices using Conjugated Rod-Coil Materials as a Floating Gate
    Chiang, Yun-Chi
    Hung, Chih-Chien
    Lin, Yan-Cheng
    Chiu, Yu-Cheng
    Isono, Takuya
    Satoh, Toshifumi
    Chen, Wen-Chang
    [J]. ADVANCED MATERIALS, 2020, 32 (36)
  • [45] DESIGN AND FABRICATION OF HIGH-PERFORMANCE RELAY LENSES
    WESTORT, KK
    [J]. PROCEEDINGS OF THE SOCIETY OF PHOTO-OPTICAL INSTRUMENTATION ENGINEERS, 1985, 518 : 40 - 47
  • [46] Fabrication and optimization of aggressively scaled Dual-Bit/Cell Split-Gate Floating-Gate flash memory cell in 55-nm node technology
    Chen, Hualun
    Xu, Zhaozhao
    Xiong, Wei
    Zhang, Jian
    Xu, Xiaojun
    Wang, Hui
    Dang, Yang
    Wang, Jinfeng
    Song, Wan
    Tian, Tian
    Liu, Donghua
    Qian, Wensheng
    Kong, Weiran
    [J]. SOLID-STATE ELECTRONICS, 2022, 194
  • [47] High-performance bulk CMOS technology for 65/45 nm nodes
    Sugii, T
    [J]. SOLID-STATE ELECTRONICS, 2006, 50 (01) : 2 - 9
  • [48] High-performance CMOS variability in the 65-nm regime and beyond
    Bernstein, K.
    Frank, D. J.
    Gattiker, A. E.
    Haensch, W.
    Ji, B. L.
    Nassif, S. R.
    Nowak, E. J.
    Pearson, D. J.
    Rohrer, N. J.
    [J]. IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 2006, 50 (4-5) : 433 - 449
  • [49] High-performance CMOS variability in the 65-nm regime and beyond
    Bernstein, Kerry
    Frank, David J.
    Gattiker, Anne E.
    Haensch, Wilfried
    Ji, Brian L.
    Nassif, Sani R.
    Nowak, Edward J.
    Pearson, Dale J.
    Rohrer, Norman J.
    [J]. IBM Journal of Research and Development, 2006, 50 (4-5): : 433 - 449
  • [50] Design and Optimization of Gate Sidewall Spacers to Achieve 45 nm Ground Rule for High-Performance Applications
    Miyashita, Toshihiko
    Ookoshi, Katsuaki
    Hatada, Akiyoshi
    Ikeda, Keiji
    Kim, Young Suk
    Nishikawa, Masatoshi
    Kurata, Hajime
    [J]. JAPANESE JOURNAL OF APPLIED PHYSICS, 2009, 48 (04)