A Digital Jitter Compensation Technique for Analog-to-Digital Converters

被引:0
|
作者
Wang, Ding-Hao [1 ,2 ]
Wu, Jieh-Tsorng [1 ]
机构
[1] Natl Yang Ming Chiao Tung Univ, Inst Elect, Hsinchu, Taiwan
[2] Global Unichip Corp, Hsinchu, Taiwan
关键词
D O I
10.1109/ISCAS46773.2023.10182169
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
For an ADC that periodically converts a time-varying analog input, the jitter in the ADC's sampling clock introduces sampling errors, degrading the ADC's dynamic performance. This paper describes a jitter compensation technique to mitigate the effect of sampling clock jitters. Clock jitter is detected by using an extra ADC that samples a reference clock. Sampling errors are then canceled by using a digital differentiator with the acquired jitter estimates. Experiment on a test chip shows that this technique improves the SNR performance of a 12-bit 247-MS/s ADC from 51.9 dB to 56.3 dB when the input is an 80-MHz 1-dBFS sinewave. A sampling clock with 4.89 ps rms jitter drives the ADC.
引用
下载
收藏
页数:5
相关论文
共 50 条
  • [31] Photonic analog-to-digital converters
    Valley, George C.
    OPTICS EXPRESS, 2007, 15 (05) : 1955 - 1982
  • [32] Photonic Analog-to-Digital Converters
    Al Qubaisi, Kenaish E.
    Khilo, Anatol
    2014 XXXITH URSI GENERAL ASSEMBLY AND SCIENTIFIC SYMPOSIUM (URSI GASS), 2014,
  • [33] Audio analog-to-digital converters
    Story, M
    JOURNAL OF THE AUDIO ENGINEERING SOCIETY, 2004, 52 (03): : 145 - 158
  • [34] Emerging Analog-to-Digital Converters
    Maghari, Nima
    Moon, Un-Ku
    PROCEEDINGS OF THE 40TH EUROPEAN SOLID-STATE CIRCUIT CONFERENCE (ESSCIRC 2014), 2014, : 43 - +
  • [35] APPLICATION OF THE ACCUMULATIVE ADDER IN THE ANALOG-TO-DIGITAL CONVERTERS WITH BALANCE COMPENSATION
    ORZECHOWSKI, T
    TOKARSKI, M
    NUKLEONIKA, 1980, 25 (05) : 677 - 685
  • [36] Audio Analog-to-Digital Converters
    Story, M., 1600, Audio Engineering Society (52):
  • [37] Embedded Analog-to-Digital Converters
    Bult, Klaas
    2009 PROCEEDINGS OF ESSCIRC, 2009, : 53 - 65
  • [38] EVALUATING ANALOG-TO-DIGITAL CONVERTERS
    POLGE, RJ
    BHAGAVAN, BK
    CALLAS, L
    SIMULATION, 1975, 24 (03) : 81 - 86
  • [39] A digital background calibration technique for time-interleaved analog-to-digital converters
    Fu, DH
    Dyer, KC
    Lewis, SH
    Hurst, PJ
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (12) : 1904 - 1911
  • [40] A background comparator calibration technique for flash analog-to-digital converters
    Huang, CC
    Wu, JT
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2005, 52 (09) : 1732 - 1740