Implementation of Logic Gates Using Drain Engineering Dual Metal Gate-Based Charge Plasma TFET (DE-DMG-CP-TFET)

被引:2
|
作者
Mahoviya, Nikita [1 ]
Singh, Prabhat [1 ]
Yadav, Dharmendra Singh [2 ]
机构
[1] Natl Inst Technol Hamirpur, Elect & Commun Engn Dept, Hamirpur 177005, HP, India
[2] Natl Inst Technol, Elect & Commun Engn Dept, Kurukshetra 136119, Haryana, India
关键词
Logic gates; OR gate; AND gate; NAND gate; NOR gate; FIELD-EFFECT TRANSISTORS; TUNNEL; JUNCTION; MODEL;
D O I
10.1142/S1793292023500819
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
For digital applications, researchers are exploring the use of Tunnel Field-Effect Transistors (TFETs) as an alternative to Metal Oxide Semiconductor Field Effect Transistors (MOSFETs). TFETs offer unique qualities that can be harnessed in digital applications. The presented work focuses on the Drain Engineering Dual Metal Gate based Charge Plasma TFET (DE-DMG-CP-TFET) and its ability to implement various logic functions utilizing 2D device simulations. This simulation refers to employing computational tools to analyze electronic devices in two spatial dimensions, considering parameters such as current-voltage characteristics, electric field analysis, and energy band diagrams. This simulation-based approach enables a comprehensive understanding of the device's operation under different conditions and facilitates the optimization of its performance. The simulations provide insights into the impact of design parameters, material properties, and device configurations on its functionality. By leveraging the ambipolar nature and gate-controlled tunneling capability of TFETs, compact logic functions can be realized by carefully designing the gate-source overlap and selecting an appropriate silicon body thickness. This research highlights the potential of TFETs in compact logic implementation and demonstrates the value of two-dimensional device simulations in understanding device behavior and optimizing performance. It is demonstrated that by biasing the two gates individually, a single DE-DMG-CP-TFET may implement logic operations like OR, AND, NAND and NOR. Using a gate-source overlap (LOV) and picking the right silicon body thickness are crucial for obtaining distinct logic functions from a DE-DMG-CP-TFET.
引用
收藏
页数:16
相关论文
共 24 条
  • [11] Label Free Detection of Biomolecules Using Charge-Plasma-Based Gate Underlap Dielectric Modulated Junctionless TFET
    Girish Wadhwa
    Balwinder Raj
    Journal of Electronic Materials, 2018, 47 : 4683 - 4693
  • [12] Label Free Detection of Biomolecules Using Charge-Plasma-Based Gate Underlap Dielectric Modulated Junctionless TFET
    Wadhwa, Girish
    Raj, Balwinder
    JOURNAL OF ELECTRONIC MATERIALS, 2018, 47 (08) : 4683 - 4693
  • [13] Dielectric Modulated Charge Plasma-Based Label Free Detection of Biomolecules in Dual Metal DG TFET Biosensors
    Das, Dipshika
    Sankar Dhar, Rudra
    Kumar Ghosh Sr, Pradip
    Biswas, Arindam
    Mallik, Saurav
    Ahmad, Naim
    Ghribi, Wade
    IEEE ACCESS, 2024, 12 : 139850 - 139864
  • [14] Simulation and Performance Evaluation of Charge Plasma Based Dual Pocket Biosensor using SiGe-Heterojunction TFET Design
    Robi Paul
    Silicon, 2023, 15 : 2147 - 2162
  • [16] Implementation of Band Gap and Gate Oxide Engineering to Improve the Electrical Performance of SiGe/InAs Charged Plasma-Based Junctionless-TFET
    Kaushal Kumar
    Ajay Kumar
    Varun Mishra
    Subhash Chandra Sharma
    Silicon, 2023, 15 : 1303 - 1313
  • [17] Electrical performance improvement of charge plasma-based junctionless TFET using novel coalescence of SiGe/GaAs and heterogeneous gate dielectric
    Kumar, Kaushal
    Kumar, Ajay
    Sharma, Subhash Chander
    APPLIED PHYSICS A-MATERIALS SCIENCE & PROCESSING, 2023, 129 (01):
  • [18] Electrical performance improvement of charge plasma-based junctionless TFET using novel coalescence of SiGe/GaAs and heterogeneous gate dielectric
    Kaushal Kumar
    Ajay Kumar
    Subhash Chander Sharma
    Applied Physics A, 2023, 129
  • [19] Correction to: Implementation of Band Gap and Gate Oxide Engineering to Improve the Electrical Performance of SiGe/InAs Charged Plasma-based Junctionless-TFET
    Kaushal Kumar
    Ajay Kumar
    Varun Mishra
    Subhash Chandra Sharma
    Silicon, 2023, 15 : 1315 - 1315
  • [20] Physics-based analytic modeling and simulation of gate-induced drain leakage and linearity assessment in dual-metal junctionless accumulation nano-tube FET (DM-JAM-TFET)
    Goel, Anubha
    Rewari, Sonam
    Verma, Seema
    Gupta, R. S.
    APPLIED PHYSICS A-MATERIALS SCIENCE & PROCESSING, 2020, 126 (05):