Three-Dimensional Integrated Fan-Out Wafer-Level Package Micro-Bump Electromigration Study

被引:1
|
作者
Tian, Wenchao [1 ,2 ]
Gao, Ran [1 ]
Gu, Lin [3 ]
Ji, Haoyue [2 ,3 ]
Zhou, Liming [4 ]
机构
[1] Xidian Univ, Hangzhou Inst Technol, Hangzhou 311231, Peoples R China
[2] Xidian Univ, Sch Electromech Engn, Xian 710071, Peoples R China
[3] Zhongkexin Integrated Circuit Co, Wuxi 214035, Peoples R China
[4] Yangzhou Yangjie Elect Technol Co Ltd, Yangzhou 225008, Peoples R China
基金
中国博士后科学基金;
关键词
advanced packaging; electromigration; reliability; failure life; FLIP-CHIP SOLDER; INTERMETALLIC COMPOUNDS; EXPERIMENTAL-VERIFICATION; THERMOMIGRATION; RELIABILITY; JOINT;
D O I
10.3390/mi14061255
中图分类号
O65 [分析化学];
学科分类号
070302 ; 081704 ;
摘要
To meet the demands for miniaturization and multi-functional and high-performance electronics applications, the semiconductor industry has shifted its packaging approach to multi-chip vertical stacking. Among the advanced packaging technologies for high-density interconnects, the most persistent factor affecting their reliability is the electromigration (EM) problem on the micro-bump. The operating temperature and the operating current density are the main factors affecting the EM phenomenon. Therefore, when a micro-bump structure is in the electrothermal environment, the EM failure mechanism of the high-density integrated packaging structure must be studied. To investigate the relationship between loading conditions and EM failure time in micro-bump structures, this study established an equivalent model of the vertical stacking structure of fan-out wafer-level packages. Then, the electrothermal interaction theory was used to carry out numerical simulations in an electrothermal environment. Finally, the MTTF equation was invoked, with Sn63Pb37 as the bump material, and the relationship between the operating environment and EM lifetime was investigated. The results showed that the current aggregation was the location where the bump structure was most susceptible to EM failure. The accelerating effect of the temperature on the EM failure time was more obvious at a current density of 3.5 A/cm(2), which was 27.51% shorter than 4.5 A/cm(2) at the same temperature difference. When the current density exceeded 4.5 A/cm(2), the change in the failure time was not obvious, and the maximum critical value of the micro-bump failure was 4 A/cm(2)similar to 4.5 A/cm(2).
引用
收藏
页数:15
相关论文
共 50 条
  • [41] Thermal Test Effect on Fan-out Wafer Level Package Strength
    Xu, Cheng
    Zhong, Z. W.
    Choi, W. K.
    2017 12TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE (IMPACT), 2017, : 271 - 274
  • [42] Development of liquid molding compound for fan-out wafer level package
    Kan K.
    Oi Y.
    Fujii Y.
    Journal of Japan Institute of Electronics Packaging, 2020, 23 (06) : 501 - 506
  • [43] A Miniature Electromagnetic Bandgap Structure Using Integrated Fan-Out Wafer-Level Package (InFO-WLP) for Gigahertz Noise Suppression
    Tsai, Ming-Hsien
    Hsu, Sen-Kuei
    Shen, Chi-Kai
    Wei, Pei-Shen
    Chern, Chan-Hong
    Wu, Tzong-Lin
    2018 IEEE/MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM - IMS, 2018, : 1542 - 1544
  • [44] Simulation and Experiments of Fan-out Wafer Level Package during Encapsulation
    deng, Shang-Shiuan
    Hwang, Sheng-Jye
    Lee, Huei-Huang
    Huang, Durn-Yuan
    Chen, Yu-Ren
    Shen, Geng-Shin
    IMPACT: 2009 4TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE, 2009, : 38 - +
  • [45] Evaluation of Fan-Out Wafer Level Package Strength by Three-Point Bending Testing
    Xu, C.
    Zhong, Z. W.
    Choi, W. K.
    Proceedings of the 2016 IEEE 23rd International Symposium on the Physical and Failure Analysis of Integrated Circuits (IPFA), 2016, : 297 - 300
  • [46] System in package embedding III-V chips by fan-out wafer-level packaging for RF applications
    Garnier, Arnaud
    Castagne, Laetitia
    Greco, Florent
    Guillemet, Thomas
    Marechal, Laurent
    Neffati, Mehdy
    Franiatte, Remi
    Coudrain, Perceval
    Piotrowicz, Stephane
    Simon, Gilles
    IEEE 71ST ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2021), 2021, : 2016 - 2023
  • [47] Integration of MEMS/ Sensors in Fan-Out Wafer-Level Packaging Technology based System-in-Package (WLSiP)
    Cardoso, Andre
    Kroehnert, Steffen
    Pinto, Raquel
    Fernandes, Elisabete
    Barros, Isabel
    PROCEEDINGS OF THE 2016 IEEE 18TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2016, : 801 - 807
  • [48] Three-Dimensional Integrated Circuit (3D-IC) Package Using Fan-out Technology
    Lee, Jun Kyu
    Park, Sang Yong
    Kim, Young Ho
    Lee, Jae Cheon
    Lee, Sung Hyuk
    Lee, Chul Hyo
    Kwon, Yong Tae
    Lee, Chang Woo
    Kim, Jong Heon
    Kim, Nam Chul
    Sung, Yun Hyun
    2019 IEEE 69TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2019, : 35 - 40
  • [49] Physics-based Nested-ANA Approach for Fan-Out Wafer-Level Package Reliability Prediction
    Yao, Peilun
    Yang, Jun
    Zhang, Yonglin
    Fan, Xiaoshun
    Chen, Haibin
    Yang, Jinglei
    Wu, Jingshen
    IEEE 72ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2022), 2022, : 1827 - 1833
  • [50] Drop Impact Reliability Study of High Density Fan-Out Wafer Level Package
    Chen, Zhaohui
    Che, Faxing
    Ding, Mian Zhi
    Ho, David Soon Wee
    Chai, Tai Chong
    Rao, Vempati Srinivasa
    PROCEEDINGS OF THE 2016 IEEE 18TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2016, : 771 - 778