Three-Dimensional Integrated Fan-Out Wafer-Level Package Micro-Bump Electromigration Study

被引:1
|
作者
Tian, Wenchao [1 ,2 ]
Gao, Ran [1 ]
Gu, Lin [3 ]
Ji, Haoyue [2 ,3 ]
Zhou, Liming [4 ]
机构
[1] Xidian Univ, Hangzhou Inst Technol, Hangzhou 311231, Peoples R China
[2] Xidian Univ, Sch Electromech Engn, Xian 710071, Peoples R China
[3] Zhongkexin Integrated Circuit Co, Wuxi 214035, Peoples R China
[4] Yangzhou Yangjie Elect Technol Co Ltd, Yangzhou 225008, Peoples R China
基金
中国博士后科学基金;
关键词
advanced packaging; electromigration; reliability; failure life; FLIP-CHIP SOLDER; INTERMETALLIC COMPOUNDS; EXPERIMENTAL-VERIFICATION; THERMOMIGRATION; RELIABILITY; JOINT;
D O I
10.3390/mi14061255
中图分类号
O65 [分析化学];
学科分类号
070302 ; 081704 ;
摘要
To meet the demands for miniaturization and multi-functional and high-performance electronics applications, the semiconductor industry has shifted its packaging approach to multi-chip vertical stacking. Among the advanced packaging technologies for high-density interconnects, the most persistent factor affecting their reliability is the electromigration (EM) problem on the micro-bump. The operating temperature and the operating current density are the main factors affecting the EM phenomenon. Therefore, when a micro-bump structure is in the electrothermal environment, the EM failure mechanism of the high-density integrated packaging structure must be studied. To investigate the relationship between loading conditions and EM failure time in micro-bump structures, this study established an equivalent model of the vertical stacking structure of fan-out wafer-level packages. Then, the electrothermal interaction theory was used to carry out numerical simulations in an electrothermal environment. Finally, the MTTF equation was invoked, with Sn63Pb37 as the bump material, and the relationship between the operating environment and EM lifetime was investigated. The results showed that the current aggregation was the location where the bump structure was most susceptible to EM failure. The accelerating effect of the temperature on the EM failure time was more obvious at a current density of 3.5 A/cm(2), which was 27.51% shorter than 4.5 A/cm(2) at the same temperature difference. When the current density exceeded 4.5 A/cm(2), the change in the failure time was not obvious, and the maximum critical value of the micro-bump failure was 4 A/cm(2)similar to 4.5 A/cm(2).
引用
收藏
页数:15
相关论文
共 50 条
  • [1] Redistribution Layer Routing for Wafer-Level Integrated Fan-Out Package-on-Packages
    Lin, Ting-Chou
    Chi, Chia-Chih
    Chang, Yao-Wen
    2017 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2017, : 561 - 568
  • [2] A Fan-Out Wafer-Level Package Technology for Millimeter-Wave Monolithic Integrated Circuits
    Wu, Xiao-Feng
    Chen-Hui-Xia
    Yin, Yu-Hang
    Xu, Zong-Rui
    Wu, Lin-Sheng
    Mao, Jun-Fa
    2024 INTERNATIONAL CONFERENCE ON MICROWAVE AND MILLIMETER WAVE TECHNOLOGY, ICMMT, 2024,
  • [3] A Mechanics Model for the Moisture Induced Delamination in Fan-Out Wafer-Level Package
    Chiu, Tz-Cheng
    Wu, Ji-Yen
    Liu, Wei-Te
    Liu, Chang-Wei
    Chen, Dao-Long
    Shih, MengKai
    Tarng, David
    2020 IEEE 70TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2020), 2020, : 1205 - 1211
  • [4] Fan-Out Wafer-Level Packaging for Heterogeneous Integration
    Lau, John
    Li, Ming
    Li, Margie
    Chen, Tony
    Xu, Iris
    Yong, Qing Xiang
    Cheng, Zhong
    Fan, Nelson
    Kuah, Eric
    Li, Zhang
    Tan, Kim Hwee
    Cheung, Y. M.
    Ng, Eric
    Lo, Penny
    Kai, Wu
    Hao, Ji
    Wee, Koh Sau
    Ran, Jiang
    Xi, Cao
    Beica, Rozalia
    Lim, Sze Pei
    Lee, N. C.
    Ko, Cheng-Ta
    Yang, Henry
    Chen, Y. H.
    Tao, Mian
    Lo, Jeffery
    Lee, Ricky
    2018 IEEE 68TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2018), 2018, : 2360 - 2366
  • [5] An RDL-First Fan-out Wafer-level Package for Heterogeneous Integration Applications
    Lin, Yu-Min
    Wu, Sheng-Tsai
    Shen, Wen-Wei
    Huang, Shin-Yi
    Kuo, Tzu-Ying
    Lin, Ang-Ying
    Chang, Tao-Chih
    Chang, Hsiang-Hung
    Lee, Shu-Man
    Lee, Chia-Hsin
    Su, Jay
    Liu, Xiao
    Wu, Qi
    Chen, Kuan-Neng
    2018 IEEE 68TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2018), 2018, : 349 - 354
  • [6] Fan-Out Wafer-Level Packaging for Heterogeneous Integration
    Lau, John H.
    Li, Ming
    Qingqian, Margie Li
    Chen, Tony
    Xu, Iris
    Yong, Qing Xiang
    Cheng, Zhong
    Fan, Nelson
    Kuah, Eric
    Li, Zhang
    Tan, Kim Hwee
    Cheung, Yiu-Ming
    Ng, Eric
    Lo, Penny
    Kai, Wu
    Hao, Ji
    Wee, Koh Sau
    Ran, Jiang
    Xi, Cao
    Beica, Rozalia
    Lim, Sze Pei
    Lee, N. C.
    Ko, Cheng-Ta
    Yang, Henry
    Chen, Yu-Hua
    Tao, Mian
    Lo, Jeffery
    Lee, Ricky S. W.
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2018, 8 (09): : 1544 - 1560
  • [7] Shear performance and accelerated reliability of solder interconnects for fan-out wafer-level package
    Zhang, Shuye
    Duan, Ran
    Xu, Sunwu
    Xue, Panfei
    Wang, Chengqian
    Chen, Jieshi
    Paik, Kyung-Wook
    He, Peng
    JOURNAL OF ADVANCED JOINING PROCESSES, 2022, 5
  • [8] Fan-out Wafer Level Package for Memory Applications
    Son, Ho-Young
    Sung, Ki-Jun
    Choi, Bok-Kyu
    Kim, Jong-Hoon
    Lee, Kangwook
    IEEE 72ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2022), 2022, : 1349 - 1354
  • [9] Antenna in package design and measurement for millimeter-wave applications in fan-out wafer-level package
    Chen, Ying
    Li, Jun
    Ding, Fei
    Cao, Liqiang
    IEICE ELECTRONICS EXPRESS, 2022, 19 (14):
  • [10] Design for the Package-Board Transition and Its Testability Design in the Fan-Out Wafer-Level Package
    Chen, Ying
    Li, Jun
    Cao, Liqiang
    ELECTRONICS, 2022, 11 (12)