Simple and Accurate Model for the Propagation Delay in MCML Gates

被引:0
|
作者
Giustolisi, Gianluca [1 ]
Scotti, Giuseppe [2 ]
Palumbo, Gaetano [1 ]
机构
[1] Univ Catania, Dipartimento Ingn Elettr Elettron & Informat DIEEI, I-95123 Catania, Italy
[2] Univ Roma La Sapienza, Dipartimento Ingn Informaz Elettron & Telecomunica, I-00184 Rome, Italy
关键词
Current Mode Logic; digital circuits; MCML; nanometer CMOS; propagation delay; DESIGN STRATEGIES; OPTIMIZED DESIGN; LOGIC; CML; ECL; POWER; TECHNOLOGY; EXPRESSION;
D O I
10.3390/electronics12122680
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this article, we develop a simple and accurate model for evaluating the propagation delay in MOS Current-Mode Logic (MCML) gates. The model describes the behavior of MCML gates in a linear fashion despite the circuits themselves being non-linear. Indeed, we demonstrate that a linear model can be used, provided that, for each small-signal parameter, its average value calculated between the two different switching logic states is used. The proposed model is validated through simulations of MCML universal gates designed using modern nanometer processes. The model forecasts simulated values with an error lower than 4% and 20% in 65-nm standard CMOS and 28-nm Fully-Depleted Silicon-On-Insulator (FD-SOI), respectively.
引用
收藏
页数:20
相关论文
共 50 条
  • [1] Simple and accurate propagation delay model for submicron CMOS gates based on charge analysis
    Rosselló, JL
    Segura, J
    ELECTRONICS LETTERS, 2002, 38 (15) : 772 - 774
  • [2] An accurate delay model for BiCMOS logic gates
    Samudra, G
    Bin, Z
    ISIC-99: 8TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS, DEVICES & SYSTEMS, PROCEEDINGS, 1999, : 545 - 548
  • [3] Minimum Power-Delay Product Design of MCML Gates
    Caruso, Giuseppe
    Macchiarella, Alessio
    ICSES 2008 INTERNATIONAL CONFERENCE ON SIGNALS AND ELECTRONIC SYSTEMS, CONFERENCE PROCEEDINGS, 2008, : 109 - 112
  • [4] Delay models and design guidelines for MCML gates with resistor or PMOS load
    Centurelli, Francesco
    Scotti, Giuseppe
    Trifiletti, Alessandro
    Palumbo, Gaetano
    MICROELECTRONICS JOURNAL, 2020, 99
  • [5] ACCURATE DELAY ESTIMATION MODEL FOR LUMPED CMOS LOGIC GATES
    VEMURU, SR
    SMITH, ED
    IEE PROCEEDINGS-G CIRCUITS DEVICES AND SYSTEMS, 1991, 138 (05): : 627 - 628
  • [6] Propagation delay of an RC-circuit with a ramp input: An analytical very accurate and simple model
    Mita, Rosario
    Palumbo, Gaetano
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2009, 37 (09) : 987 - 994
  • [7] Fitted elmore delay: A simple and accurate interconnect delay model
    Abou-Seido, AI
    Nowak, B
    Chu, C
    ICCD'2002: IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 2002, : 422 - 427
  • [8] Fitted Elmore delay: A simple and accurate interconnect delay model
    Abou-Seido, AI
    Nowak, B
    Chu, C
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (07) : 691 - 696
  • [9] A delay model valid in all the regions of operation of the MOS transistor for the energy-efficient design of MCML gates
    Caruso, Giuseppe
    IEICE ELECTRONICS EXPRESS, 2013, 10 (17):
  • [10] Delay propagation effect in transistor gates
    Deschacht, D
    Dabrin, C
    Auvergne, D
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (08) : 1184 - 1189