Design of a high performance CNFET 10T SRAM cell at 5nm technology node

被引:2
|
作者
Yang, Zihao [1 ,2 ,3 ]
Yin, Minghui [1 ,2 ,3 ]
You, Yunxia [1 ,2 ,3 ]
Li, Zhiqiang [1 ,2 ,3 ]
Liu, Xin [2 ]
Zhang, Weihua [1 ,2 ,3 ]
机构
[1] Chinese Acad Sci, Inst Microelect, EDA Ctr, Beijing 100029, Peoples R China
[2] Univ Chinese Acad Sci, Beijing 100049, Peoples R China
[3] Beijing Key Lab Three Dimens & Nanometer Integrate, Beijing 100029, Peoples R China
来源
IEICE ELECTRONICS EXPRESS | 2023年 / 20卷 / 12期
关键词
CNFET; SRAM; static power consumption; read static noise margin(RSNM); energy-delay-product(EDP); CARBON NANOTUBES;
D O I
10.1587/elex.20.20230171
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This article proposes a CNFET 10T SRAM cell based on Stanford Virtual Source model at 5nm technology node, through optimization design and simulation analysis to select optimum gate widths of transistors to ensure best performance in terms of stability, speed and power consumption. We compare the proposed 10T CNFET SRAM with the optimized 6T CNFET SRAM in [9]. It was found that the timing and power characteristics of the proposed 10T SRAM cell is better than that of the 6T structure, the static power consumption is greatly reduced while the RSNM is improved by 93.5%, read and write EDP are improved by 68.5% and 96%, respectively.
引用
下载
收藏
页数:6
相关论文
共 50 条
  • [21] Characterization of a novel 10T SRAM cell with improved data stability and delay performance for 20-nm tri-gated FinFET technology
    Limachia, Mitesh Jethabhai
    Thakker, Rajesh A.
    Kothari, Nikhil J.
    CIRCUIT WORLD, 2018, 44 (04) : 187 - 194
  • [22] Which is the best dual-port SRAM in 45-nm process technology? 8T, 10T single end, and 10T differential
    Noguchi, Hiroki
    Okumura, Shunsuke
    Iguchi, Yusuke
    Fujiwara, Hidehiro
    Morita, Yasuhiro
    Nii, Koji
    Kawaguchi, Hiroshi
    Yoshimoto, Masahiko
    2008 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, PROCEEDINGS, 2008, : 55 - 58
  • [23] High SNM 32nm CNFET based 6T SRAM Cell design considering transistor ratio
    Dhilleswararao, Pudi
    Mahapatra, Rajat
    Srinivas, P. S. T. N.
    2014 INTERNATIONAL CONFERENCE ON ELECTRONICS AND COMMUNICATION SYSTEMS (ICECS), 2014,
  • [24] 10T SRAM Design By Using Stack Transistor Technique
    Mapari, Sneha K.
    Sharma, Manish
    2018 FOURTH INTERNATIONAL CONFERENCE ON COMPUTING COMMUNICATION CONTROL AND AUTOMATION (ICCUBEA), 2018,
  • [25] Comparative Study of 7T, 8T, 9T and 10T SRAM with Conventional 6T SRAM Cell Using 180 nm Technology
    Joshi, Vinod Kumar
    Lobo, Haniel Craig
    ADVANCED COMPUTING AND COMMUNICATION TECHNOLOGIES, 2016, 452 : 25 - 40
  • [26] Design Technology Co-optimization for Enabling 5nm gate-all-around Nanowire 6T SRAM
    Huynh-Bao, Trong
    Sakhare, Sushil
    Ryckaert, Julien
    Yakimets, Dmitry
    Mercha, Abdelkarim
    Verkest, Diederik
    Thean, Aaron Voon-Yew
    Wambacq, Piet
    2015 INTERNATIONAL CONFERENCE ON IC DESIGN & TECHNOLOGY (ICICDT), 2015,
  • [27] A Novel 10T SRAM cell for Low Power Applications
    Bansal, Manav
    Kumar, Ankur
    Singh, Priyanka
    Nagaria, R. K.
    2018 5TH IEEE UTTAR PRADESH SECTION INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS AND COMPUTER ENGINEERING (UPCON), 2018, : 146 - 149
  • [28] Enabling CD SEM Metrology for 5nm Technology Node and Beyond
    Lorusso, Gian Francesco
    Ohashi, Takeyoshi
    Yamaguchi, Astuko
    Inoue, Osamu
    Sutani, Takumichi
    Horiguchi, Naoto
    Bommels, Jurgen
    Wilson, Christopher J.
    Briggs, Basoene
    Tan, Chi Lim
    Raymaekers, Tom
    Delhougne, Romain
    Van den Bosch, Geert
    Di Piazza, Luca
    Kar, Gouri Sankar
    Furnemont, Arnaud
    Fantini, Andrea
    Donadio, Gabriele Luca
    Souriau, Laurent
    Crotti, Davide
    Yasin, Farrukh
    Appeltans, Raf
    Rao, Siddharth
    De Simone, Danilo
    Delgadillo, Paulina Rincon
    Leray, Philippe
    Charley, Anne-Laure
    Zhou, Daisy
    Veloso, Anabela
    Collaert, Nadine
    Hasumi, Kazuhisa
    Koshihara, Shunsuke
    Ikota, Masami
    Okagawa, Yutaka
    Ishimoto, Toru
    METROLOGY, INSPECTION, AND PROCESS CONTROL FOR MICROLITHOGRAPHY XXXI, 2017, 10145
  • [29] A Novel 10T SRAM Cell for Low Power Circuits
    Upadhyay, Prashant
    Kar, Rajib
    Manda, Durbadal, I
    Ghoshal, Sakti P.
    2014 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2014,
  • [30] Cryogenic Characterization and Model Extraction of 5nm Technology Node FinFETs
    Parihar, Shivendra Singh
    Pahwa, Girish
    Huang, Jun Z.
    Wang, Weike
    Imura, Kimihiko
    Hu, Chenming
    Chauhan, Yogesh Singh
    2023 7TH IEEE ELECTRON DEVICES TECHNOLOGY & MANUFACTURING CONFERENCE, EDTM, 2023,