An N-Path Sub-GHz Ultra-Low Power Receiver Exploiting an N-Path Notch Filter Topology in 90 nm CMOS

被引:1
|
作者
Lei, Lei [1 ]
Li, Xiao [2 ]
Li, Xiaoran [1 ]
Liu, Zicheng [3 ]
Qi, Quanwen [3 ]
Wang, Xinghua [1 ]
Wang, Weijiang [1 ]
机构
[1] Beijing Inst Technol, Beijing 100081, Peoples R China
[2] China Elect Technol Grp Corp, Informat Sci Acad, Beijing 100086, Peoples R China
[3] Beijing Inst Technol, Chongqing Ctr Microelect & Microsyst, Chongqing 401332, Peoples R China
基金
中国国家自然科学基金;
关键词
CMOS; N-path notch filter; INDEX TERMS; passive mixer; receiver; ultra-low power; MIXER-1ST RECEIVER; DESIGN;
D O I
10.1109/ACCESS.2023.3257347
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes an N-path sub-GHz ultra-low power receiver exploiting an N-path notch filter topology in 90nm CMOS process. The receiver achieves the flexibility in the operating frequency due to an adjustable internal impedance matching network with an N-path notch filter. The receiver consists of two current-reused topologies, which greatly simplifies the structure and achieves ultra-low power consumption. Specifically, the receiver incorporates: 1) an amplifier with an N-path notch filter, which acts as the first stage of the receiver to provide an input impedance of 50 Q without an inductor. This input matching network is frequency flexible and adjustable to suit different frequencies of the input signal. Meanwhile, the N-path notch filter can suppress out-of-band interference to cope with limited frequency bands. 2) N-path passive mixers are reused for simultaneous filtering and down-conversion. 3) Amplifiers are frequency-division multiplexed to amplify both RF and baseband signals simultaneously. Finally, the receiver is fabricated in 90 nm CMOS and operates at 0.6 V supply voltage with a power consumption of 780 mu W. The receiver achieves a conversion gain of 41.2 +/- 3.2 dB, a noise figure of 5.7 +/- 0.3 dB and an OB-IIP3 of 14.6 +/- 0.5 dBm. The chip area of the implemented receiver is 0.08 mm(2).
引用
收藏
页码:26224 / 26236
页数:13
相关论文
共 50 条
  • [41] A 3-to-13 GHz Quasi-Elliptic Higher-Order N-path Filter
    Patil, Nishant
    Hossain, Abdul R.
    Garikapati, Sasank
    Krishnaswamy, Harish
    Nagulu, Aravind
    2024 IEEE 67TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, MWSCAS 2024, 2024, : 1248 - 1251
  • [42] A Low Power Consumption 65-nm CMOS True Time Delay N-path Circuit Achieving 2 ps Delay Resolution
    Zolkov, Erez
    Weiss, Roy
    Madjar, Asher
    Cohen, Emanuel
    2020 15TH EUROPEAN MICROWAVE INTEGRATED CIRCUITS CONFERENCE (EUMIC), 2021, : 197 - 200
  • [43] A 320μW Receiver with-58dB SIR Leveraging a Time-Varying N-Path Filter
    Moosavifar, Milad
    Cherivirala, Yaswanth K.
    Wentzloff, David D.
    2022 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM (RFIC), 2022, : 303 - 306
  • [44] A Noise-Cancelling Harmonic Selection Receiver Using an N-Path Filter for 5G Applications
    Shams, Nakisa
    Nabki, Frederic
    2021 19TH IEEE INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2021,
  • [45] Blocker-Tolerant Broadband CMOS Low-Noise Amplifier Employing N-Path Filter-Based Load
    Jeong, Juhui
    Kim, Yujung
    Han, Junghwan
    IEEE ACCESS, 2024, 12 : 61556 - 61567
  • [46] An N-Path Filter Design Methodology With Harmonic Rejection, Power Reduction, Foldback Elimination, and Spectrum Shaping
    Karami, Poorya
    Banaeikashani, Amirali
    Behmanesh, Baktash
    Atarodi, Seyed Mojtaba
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2020, 67 (12) : 4494 - 4506
  • [47] AN INTEGRATED CMOS SWITCHED-CAPACITOR BANDPASS FILTER BASED ON N-PATH AND FREQUENCY-SAMPLING PRINCIPLES
    VONGRUNIGEN, DC
    SIGG, RP
    SCHMID, J
    MOSCHYTZ, GS
    MELCHIOR, H
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1983, 18 (06) : 753 - 761
  • [48] CMOS Channel-Selection LNA With a Feedforward N-Path Filter and Calibrated Blocker Cancellation Path for FEM-Less Cellular Transceivers
    Lee, Donggu
    Kwon, Kuduck
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2022, 70 (03) : 1810 - 1820
  • [49] Tunable N-Path RF Front-end Filter with an Adaptive Integrated Notch for FDD/Co-Existence
    Hasan, M. Naimul
    Aggarwal, Sudhir
    Gu, Qun Jane
    Liu, Xiaoguang
    2015 IEEE 58TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2015,
  • [50] A pseudorandom clocking scheme for a CMOS N-path bandpass filter with 10-to-15 dB spurious leakage improvement
    University of California, San Diego, San Diego, United States
    不详
    CA, United States
    不详
    RI, United States
    IEEE Radio Wirel. Symp., RWS, June (105-107):