An N-Path Sub-GHz Ultra-Low Power Receiver Exploiting an N-Path Notch Filter Topology in 90 nm CMOS

被引:1
|
作者
Lei, Lei [1 ]
Li, Xiao [2 ]
Li, Xiaoran [1 ]
Liu, Zicheng [3 ]
Qi, Quanwen [3 ]
Wang, Xinghua [1 ]
Wang, Weijiang [1 ]
机构
[1] Beijing Inst Technol, Beijing 100081, Peoples R China
[2] China Elect Technol Grp Corp, Informat Sci Acad, Beijing 100086, Peoples R China
[3] Beijing Inst Technol, Chongqing Ctr Microelect & Microsyst, Chongqing 401332, Peoples R China
基金
中国国家自然科学基金;
关键词
CMOS; N-path notch filter; INDEX TERMS; passive mixer; receiver; ultra-low power; MIXER-1ST RECEIVER; DESIGN;
D O I
10.1109/ACCESS.2023.3257347
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes an N-path sub-GHz ultra-low power receiver exploiting an N-path notch filter topology in 90nm CMOS process. The receiver achieves the flexibility in the operating frequency due to an adjustable internal impedance matching network with an N-path notch filter. The receiver consists of two current-reused topologies, which greatly simplifies the structure and achieves ultra-low power consumption. Specifically, the receiver incorporates: 1) an amplifier with an N-path notch filter, which acts as the first stage of the receiver to provide an input impedance of 50 Q without an inductor. This input matching network is frequency flexible and adjustable to suit different frequencies of the input signal. Meanwhile, the N-path notch filter can suppress out-of-band interference to cope with limited frequency bands. 2) N-path passive mixers are reused for simultaneous filtering and down-conversion. 3) Amplifiers are frequency-division multiplexed to amplify both RF and baseband signals simultaneously. Finally, the receiver is fabricated in 90 nm CMOS and operates at 0.6 V supply voltage with a power consumption of 780 mu W. The receiver achieves a conversion gain of 41.2 +/- 3.2 dB, a noise figure of 5.7 +/- 0.3 dB and an OB-IIP3 of 14.6 +/- 0.5 dBm. The chip area of the implemented receiver is 0.08 mm(2).
引用
收藏
页码:26224 / 26236
页数:13
相关论文
共 50 条
  • [31] A Dual-Mode Clock Enhancement Technology N-Path Notch Filter with High Linearity
    Luo, Xujia
    Xu, Shang
    Zhang, Haotian
    Wu, Guoan
    Zhan, Lamin
    ELECTRONICS, 2025, 14 (05):
  • [32] A LOW POWER 0.4-1 GHZ RECEIVER FRONT-END WITH AN ENHANCED THIRD-ORDER-HARMONIC-REJECTING SERIES N-PATH FILTER
    Liu, Zexue
    Li, Heyi
    Tan, Yi
    Jiang, Haoyun
    Liu, Junhua
    Liao, Huailin
    2019 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE (CSTIC), 2019,
  • [33] An N-Path Bandpass Filter with a Tuning Range of 0.1-12 GHz and Stopband Rejection > 20 dB in 32 nm SOI CMOS
    Kibaroglu, K.
    Rebeiz, G. M.
    2016 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM (IMS), 2016,
  • [34] A 250 nm GaN N-path Filter IC with+27 dBm Blocker Tolerance
    Thomas, Chris M.
    Quach, Tony
    Telliez, Isabelle
    Nakatani, Toshifumi
    Kimball, Donald
    Larson, Lawrence E.
    2016 IEEE COMPOUND SEMICONDUCTOR INTEGRATED CIRCUIT SYMPOSIUM (CSICS), 2016, : 301 - 304
  • [35] A 65 nm CMOS Tunable 0.1-to-1.6 GHz Distributed Transmission Line N-Path Filter with+10 dBm Blocker Tolerance
    Thomas, Chris M.
    Larson, Lawrence E.
    2014 IEEE PROCEEDINGS OF THE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2014,
  • [36] A 1-2-GHz Quadrature Balanced N-Path Receiver for Frequency Division Duplex Systems
    Zolkov, Erez
    Ginzberg, Nimrod
    Cohen, Emanuel
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2022, 70 (01) : 597 - 610
  • [37] Tunable 0.7-2.8-GHz Reflection-Mode N-Path Filters in 45-nm SOI CMOS
    Bonner-Stewart, Jeffrey
    Wilson, Charley, III
    Floyd, Brian A.
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2020, 68 (06) : 2343 - 2357
  • [38] A 2.5-GHz Receiver Front-End With Q-Boosted Post-LNA N-Path Filtering in 40-nm CMOS
    Ostman, Kim B.
    Englund, Mikko
    Viitala, Olli
    Kaltiokallio, Mikko
    Stadius, Kari
    Koli, Kimmo
    Ryynanen, Jussi
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2014, 62 (09) : 2071 - 2083
  • [39] A λ/4-Inverted N-path Filter in 45-nm CMOS SOI for Transmit Rejection with Code Selective Filters
    AlShammary, Hussam
    Hill, Cameron
    Hamza, Ahmed
    Buckwalter, James F.
    2018 IEEE/MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM - IMS, 2018, : 1370 - 1373
  • [40] Design of an ultra-low power receiver for 2.4GHz applications in 90nm CMOs
    Tabesh, Maryam
    Aflatooni, Koorosh
    SIXTEENTH BIENNIAL UNIVERSITY/GOVERNMENT/INDUSTRY MICROELECTRONICS SYMPOSIUM, PROCEEDINGS, 2006, : 241 - +