Low Energy and Write-Efficient Spin-Orbit Torque-Based Triple-Level Cell MRAM

被引:2
|
作者
Dhull, Seema [1 ]
Nisar, Arshid [1 ]
Nehra, Vikas [1 ,2 ]
Prajapati, Sanjay [1 ,3 ]
Kumar, T. Nandha [4 ]
Kaushik, Brajesh Kumar [1 ]
机构
[1] Indian Inst Technol Roorkee, Dept Elect & Commun Engn, Roorkee 247667, India
[2] Deenbandhu Chhotu Ram Univ Sci & Technol, Dept Elect & Commun Engn, Murthal 131039, Haryana, India
[3] Lalbhai Dalpatbhai Coll Engn, Dept Elect & Commun Engn, Ahmadabad 380015, Gujarat, India
[4] Univ Nottingham Malaysia, Dept Elect & Elect Engn, Semenyih 43500, Malaysia
关键词
Magnetic tunneling; Resistance; Torque; Switches; Writing; Random access memory; Nonvolatile memory; Multi-level cell (MLC); spin-orbit torque (SOT); Index Terms; spin-transfer torque (STT); spintronics;
D O I
10.1109/TMAG.2023.3270232
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Multi-level cell (MLC) is an attractive method to increase the memory storage density and reduce the cost per bit. Write disturb rate (WDR) and large writing step counts are the main challenge to implement MLCs. In this article, a three-bit spin-orbit torque magnetic random-access memory (SOT-MRAM)-based MLC structure termed as triple level cell (TLC) is proposed. The majority of the bits in TLC require two steps of writing for storage, and the cell exhibits WDR less than 10(-8). The performance evaluation of the proposed structure is done on the SPICE framework utilizing a Verilog-A model for the structure. The proposed TLC device is 96% and 92% more energy efficient than spin transfer torque (STT)-based TLC and STT-/SOT-based TLC structures, respectively. The worst case write latency of the proposed TLC is 2 ns that shows 88% improvement compared to the recently published STT-/SOT-based TLC-MRAM. The variability analysis performed using Monte Carlo simulations shows sufficient margins between various writing currents employed for switching the stacked magnetic tunnel junctions (MTJs) that signify the reliable switching of the different bits in the TLC.
引用
收藏
页数:8
相关论文
共 50 条
  • [41] Low-Energy Shared-Current Write Schemes for Voltage-Controlled Spin-Orbit-Torque Memory
    Lee, Albert
    Alam, Irina
    Yang, Jiyue
    Wu, Di
    Pamarti, Sudhakar
    Gupta, Puneet
    Wang, Kang L. L.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2023, 70 (02) : 478 - 484
  • [42] Enlarged Thickness Window and Maintained High Spin-Orbit Torque Efficiency for Metastable Tungsten by Increasing Amorphous Crystalline: A Path toward Low-Power MRAM
    Lu, Shiyang
    Xiao, Rui
    Zhang, Jing
    Ning, Xiaobai
    Zhang, Hongchao
    Sun, Huiyan
    Xiong, Danrong
    Fan, Xiaofei
    Liu, Hong-xi
    Wang, Gefei
    Cao, Kaihua
    Wang, Zhaohao
    Zhao, Weisheng
    ACS APPLIED ELECTRONIC MATERIALS, 2024,
  • [43] The fabrication of spin transfer torque-based magnetoresistive random access memory cell with ultra-low switching power
    Yang, Chengchang
    Zou, Sinan
    Chen, Xu
    Gao, Jianfeng
    Liu, Weibing
    Yang, Meiyin
    Xu, Jing
    Kang, Jin
    Bu, Weihai
    Zheng, Kai
    Cui, Yan
    Luo, Jun
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2024, 63 (05)
  • [44] Spin-Orbit Torque Booster in an Antiferromagnet via Facilitating a Global Antiferromagnetic Order: A Route toward an Energy-Efficient Memory
    Chang, Hao-Kai
    Chi, Kuan-Yu
    Lin, Yu-Lon
    Lai, Yu-Hsien
    Huang, Yen-Lin
    Pai, Chi-Feng
    Yang, Chao-Yao
    ACS Applied Materials and Interfaces, 2024,
  • [45] Computing-in-Memory Architecture Using Energy-Efficient Multilevel Voltage-Controlled Spin-Orbit Torque Device
    Shreya, Sonal
    Jain, Alkesh
    Kaushik, Brajesh Kumar
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2020, 67 (05) : 1972 - 1979
  • [46] Spin-Orbit Torque Booster in an Antiferromagnet via Facilitating a Global Antiferromagnetic Order: A Route toward an Energy-Efficient Memory
    Chang, Hao-Kai
    Chi, Kuan-Yu
    Lin, Yu-Lon
    Lai, Yu-Hsien
    Huang, Yen-Lin
    Pai, Chi-Feng
    Yang, Chao-Yao
    ACS APPLIED MATERIALS & INTERFACES, 2024, 16 (47) : 65037 - 65045
  • [47] L3EP: Low Latency, Low Energy Program-and-Verify for Triple-Level Cell Phase Change Memory
    Alsuwaiyan, Ali
    Mohanram, Kartik
    PROCEEDINGS OF THE IEEE/ACM INTERNATIONAL SYMPOSIUM ON NANOSCALE ARCHITECTURES (NANOARCH 2017), 2017, : 27 - 32
  • [48] E3R: Energy Efficient Error Recovery for Multi/Triple-Level Cell Non-Volatile Memories
    Swami, Shivam
    Mohanram, Kartik
    2016 29TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2016 15TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2016, : 373 - 378
  • [49] Area and Energy Efficient Diode Based Spin Orbit Torque Non-Volatile Latch Design
    Ali, Karim
    Li, Fei
    Lua, Sunny Y. H.
    Heng, Chun-Huat
    2018 IEEE 61ST INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2018, : 615 - 618
  • [50] Enhanced Field-Like Torque Generated from the Anisotropic Spin-Split Effect in Triple-Domain RuO2 for Energy-Efficient Spin-Orbit Torque Magnetic Random-Access Memory
    Nguyen, Thi Van Anh
    Naganuma, Hiroshi
    Vu, Thi Ngoc Huyen
    Duttagupta, Samik
    Saito, Yoshiaki
    Vu, Duong
    Endo, Yasushi
    Ikeda, Shoji
    Endoh, Tetsuo
    ADVANCED SCIENCE, 2025,